• Duration:27 minutes and 7 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

Download ADS software for free | PathWave helps you meet high-speed digital design challenges
High-speed digital standards continue to evolve as new technologies such as 5G, the Internet of Things (IoT), and autonomous vehicles emerge. Each change brings new and more complex challenges that im
zqy1111 Integrated technical exchanges
Wireless data acquisition, environmental monitoring, gas monitoring, remote temperature and humidity monitoring, chemical environmental monitoring solutions
Environmental monitoring, gas monitoring, temperature and humidity monitoring, chemical environmental monitoring solutionsProject BackgroundWhile the economy is developing rapidly, it has also caused
zongkezhikong Industrial Control Electronics
Registration is open | TI live award-winning broadcast: Current and voltage measurement solutions in servo drives
TI Award Live: Current and Voltage Measurement Solutions in Servo Drives are now open for registration~Click here to registerLive broadcast time August 27, 10:00-11:30amLive Topic Solutions for curren
EEWORLD社区 TI Technology Forum
Playing with Zynq Serial 44——[ex63] Image smoothing processing of MT9V034 camera
1 System Overview As shown in the figure, this is the principle block diagram of the entire video acquisition system. At the beginning of power-on, the FPGA needs to initialize the register configurat
ove学习使我快乐 FPGA/CPLD
Help! CCS7.3 enters the exit.c file after entering debug mode. I don't know how to solve it
[i=s] This post was last edited by lcl on the road on 2019-6-12 14:25[/i]I am using dsp2808. There is no error in the program after compiling, but it exits immediately after entering debug mode.c file
lcl在路上 Microcontroller MCU
Share Gigabit Ethernet port circuit design
The Internet has become an indispensable infrastructure in modern life. For ordinary people, wired networks may be rarely used at home, but when working in the company, most people still use network c
Jacktang Wireless Connectivity

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号