• Duration:16 minutes and 9 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

Search everything
Everything: The fastest file search tool, its speed is shocking, hundreds of thousands of files in a 100G hard drive can be indexed in seconds; file name search results are displayed instantly. It is
hhy Talking
LPM_RAM_DQ
Today I will study LPM_RAM_DQ. My platform is quartus 7.2 and modelsim 6.5a. My device is the famous cyclone EP1C6Q240C8. My quartus graphic file is [img]C:\Documents and Settings\Tony\Desktop\1_JPG_t
zhuohuatree Embedded System
PWM output of MSP430 library timer TA
Timers are commonly used in single-chip microcomputers to generate precise timing or other functions. The timer of msp430 can not only complete precise timing, but also generate PWM waveform output an
灞波儿奔 Microcontroller MCU
Max232 serial port level conversion chip information
Max232 serial port level conversion chip information
yangsixing MCU
DM9000a packet loss problem
x86 architecture, VxWorks system, when the DM9000a packet length is 100, there is no packet loss for 1 million packets, and when the packet length is 1470, about 100 packets are lost for 30,000 packet
ddh19 Embedded System
[NXP Rapid IoT Review] + NXP Rapid IoT, a simplest cloud server prototype
[i=s] This post was last edited by Feiyangzizi on 2019-1-3 16:15 [/i] [size=5]Following the [url=https://en.eeworld.com/bbs/thread-1066133-1-1.html]air quality sensor [/url], we continued to work. Thi
飞扬自我 RF/Wirelessly

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号