• Duration:45 minutes and 33 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

[RVB2601 Creative Application Development] Temperature and Humidity Monitoring System Based on Alibaba Cloud
1. Project Background Through agricultural IoT products, 60 million greenhouse growers can save 30% of labor and increase 20% of income. China is the world's largest greenhouse planting country, but t
zhengyad XuanTie RISC-V Activity Zone
nRF24L01 Information
nRF24L01 Information
gen1005 RF/Wirelessly
Exception handling problem. When the kernel is loaded at startup, the following prompt appears when pressing the power button. What's going on?
"RaiseException: Thread=8fdffcf4 Proc=8d4d6160 'device.exe' AKY=00000005 PC=8c29dae4(NK.EXE+0x0009dae4) RA=8c29b17c(NK.EXE+0x0009b17c) BVA=00000000 FSR=00000000", after this printing prompt appears, t
stingxing Embedded System
I received the Lightning board, let me show you the process of getting started
[i=s] This post was last edited by ljj3166 on 2015-1-19 23:08[/i] [size=3][b]Received the Lightning Board from Qingke[/b][/size] [size=3][b]It is matte black, fine workmanship, and high-quality materi
ljj3166 RF/Wirelessly
MPLAB X IDE compile error!!! Newbie asks for help from experts/(ㄒoㄒ)/~~
As shown in the picture
啵啵虎最无敌 Microchip MCU
About telnet of wince6
I used telnet on XP to log in to wince6, and found that after opening a program with telnet, telnet could not do anything until the program was closed on the controlled end. Is there any way to close
linsijing Embedded System

Recommended Content

Circuit

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号