• Duration:25 minutes and 38 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

How important do you think English is in electronic design?
[i=s]This post was last edited by paulhyde on 2014-9-15 09:14[/i] Nowadays, some agents tend to translate a lot of information into Chinese, so that they can promote it better. However, the bottleneck
空气 Electronics Design Contest
Has anyone encountered this problem? The pins are hidden.
Hello everyone, I wonder if you have encountered this problem before. Why can't pin 0 be hidden? I tried to click pin 0 alone and hide it in the properties, but it didn't work. Then I drew a new packa
15272693963 Talking
AM335x learning experience: kernel optimization method
[align=left]When loading the LINUX kernel, the kernel must be cross-compiled. This process requires a long wait. After porting the kernel, if the kernel is too large, it will take a long time to boot
billjing DSP and ARM Processors
Selection and use of LEDs for full-color LED displays
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 19:57[/i] The most critical component of a full-color LED display is the LED device. There are three reasons for this: First, LED is the m
dtcxn Mobile and portable
0809 signal acquisition program
Write a 0809 digital signal acquisition program to make the output a three-phase output.
杨小羊啊大太阳 51mcu
Use MATLAB to generate mif files
depth =256; %The number of memory cells widths = 8;%The data width is 8 bits N = 0:255; s =sin(2*pi *N/256);%Calculate the sin value between 0 ~2*pi fidc = fopen('sine.mif','wt') fprintf(fidc , 'depth
chenzhufly FPGA/CPLD

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号