• Duration:25 minutes and 38 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

The debugging speed comparison results of three oscilloscopes of the same price from Tektronix, Agilent and LeCroy are of some reference value!
I saw a piece of news today that Hansa|GCR conducted a user experience survey on three oscilloscopes of the same price from Tektronix, Agilent and LeCroy in Austin, Texas and Boston, Massachusetts. [/
gemini338 Test/Measurement
Joint design of Modelsim, Synplify and ISE software
Joint design of Modelsim, Synplify and ISE software
unbj FPGA/CPLD
Getting married on the 4th, wishing all eeworldERs happiness forever!
I will be getting married on October 4th. Looking back on the answers given to me by all the seniors on eeworld a few years ago, I am very grateful. I will post some wedding photos and wish all eeworl
jin5168 Embedded System
Please help me look at my program, I am confused...
It is a problem of reading the contents of a .txt file, where strtxt is a variable with the file name (***.txt). The code is as follows: void ReadTxt::OnOK() { // TODO: Add extra validation here //---
lianxiangke Embedded System
Workplace Yes-Men: Being Submissive and Unpopular
How hard is it to say "No"? Today, when "teamwork spirit" is increasingly emphasized, for some people in the workplace, "rejection" is indeed not an easy thing. They completely give up their own opini
ESD技术咨询 Talking about work

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号