• Duration:1 hours and 4 minutes and 36 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

The smallest multi-mode stepper motor controller and its applications
This article introduces a stepper motor control circuit chip PH2083 and its use method. This chip can control unipolar three/four-phase and bipolar two-phase stepper motors. It has the characteristics
frozenviolet Industrial Control Electronics
Even if we give the complete set of drawings, Chinese people still cannot build high-end lithography machines?
As a number of chip companies rush to list on the Science and Technology Innovation Board, the basic tools for chip production - domestic lithography machines - have also been successfully pushed to t
eric_wang Talking
System Verilog 1800-2012 Syntax Manual
Contains two documents: IEEE Standard for Standard SystemC Language Reference Manual IEEE Standard for SystemVerilog—Unified Hardware Design, Specification, and Verification Languagehttps://download.e
arui1999 Download Centre
aos multithreading and mutex lock
[i=s]This post was last edited by Chengjian on 2022-6-14 12:52[/i]First, let’s look at a piece of code: #include stdlib.h #include string.h #include aos/aos.h #include "aos/cli.h" #include "main.h" #i
乘简 XuanTie RISC-V Activity Zone
Now many circuits do not have watchdogs, but some watchdog circuits are necessary. I would like to ask in which applications,...
Nowadays, many circuits do not have watchdogs, but some watchdog circuits are necessary. I would like to ask in which applications, watchdog circuits are necessary?
QWE4562009 MCU
Brief discussion: Electromagnetic compatibility (EMC) radio frequency electromagnetic field radiation immunity test plan
This content is originally created by EEWORLD forum user len123 . If you want to reprint or use it for commercial purposes, you must obtain the author's consent and indicate the source Electromagnetic
len123 Integrated technical exchanges

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号