• Duration:3 hours and 19 seconds
  • Date:2024/09/02
  • Uploader:宋元浩
Introduction
keywords: SoC
SoC Design Laboratory

Course Overview:
This course is designed to equip participants with the skills and knowledge required to become full-stack IC designers, capable of handling all development stages from front-end design to system debugging and embedded programming. After completing the course, participants will have the skills and knowledge to design SoC chips from concept to production, and achieve the following learning objectives:
1. Learn Verilog and HLS design implementation on FPGA and ASIC;
2. Implement IP and integrate it into SoC design;
3. Implement SoC design and verify it in FPGA;

This course is based on Google Open-Source Silicon Program, and the experiment uses Efabless Caravel Harness SoC. In this course, we will use Caravel SoC Harness and Caravel SoC FPGA verification platform.

Course Content:
Design Method
1. Introduction to HLS and Tools
2. Verilog & Logic Design
3. Caravel SoC
4. Processor
5. Memory
6. Peripheral
7. Embedded Programming
8. SoC - Interconnect
9. Static Timing Analysis
10. Synthesis & Optimization
11. Verification & Simulation

Design Process Tools
1. Tools – Tcl, Perl, Makefile
2. FPGA Flow -Xilinx Vivado
3. Simulator
4. Synthesis
5. Timing Analysis
6. Verification MethodologyExperiment

1.
Vivado Tool Installation
2. HLS - FIR Filter (AXI Master, AXI Stream)
3. Caravel SoC Simulation
4. Caravel SoC FPGA
5. SoC Design Labs: Interrupt, User RAM, UART, SDRAM
6. Workload Optimized SoC (WLOS) Baseline
7. Final Project
Unfold ↓

You Might Like

Recommended Posts

EEWORLD University Hall----Introduction to Isolation Topology
Introduction to Isolation Topology : https://training.eeworld.com.cn/course/4969
wanglan123 Power technology
I would like to ask why this compensation circuit can achieve advance compensation.
As the title says, there is too little information about compensation. I have been studying analog electronics for too long and have almost forgotten everything. I really don’t understand it. Please h
微沫丶 Analog electronics
Please recommend a single chip analog to PWM solution
[align=left]As the title says, I hope you can recommend a single chip solution that can solve the problem of analog to PWM, or PWM to analog signal. Don't use a single chip or MCU solution, the system
朱凯祥 Power technology
CC3200 module first article - wlan_ap routine test
1. This time, Lierda's CC3200 module is used. The CC3200 main clock is 80M. There is no internal flash and an external SPI Flash must be connected. This test uses Lierda Technology's CC3200 baseboard
Aguilera Wireless Connectivity
Single-supply applications
[i=s]This post was last edited by btty038 on 2021-12-23 11:47[/i]In the actual use of op amps, in order to maintain the frequency characteristics of the op amps, we generally use dual power supplies.
btty038 RF/Wirelessly
Share a problem of MOS tubes being frequently damaged.
In a 24V system, I use PMOS as a switch, and occasionally the PMOS will be damaged. I originally thought it was an accident, but later found out it was a design problem. This is the circuit diagram of
sfcsdc Analog electronics

Recommended Content

Circuit

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号