• You can log in to your eeworld account to continue watching:
  • FIFO IP core experimental IP core introduction
  • Login
  • Duration:32 minutes and 41 seconds
  • Date:2024/01/28
  • Uploader:Lemontree
Introduction
keywords: FPGA Zynq
Lecture 1 Introduction to ZYNQ Lecture
2 Introduction to development board resources
Lecture 3 Installation of Vivado software Lecture
4 Use of Vivado software Lecture
5 Hardware debugging of Vivado software
Lecture 6 Use of Vivado Simulator simulation software
Lecture 7 Creating timing constraint files
Lecture 8 Installation of ModelSim software Lecture
9 Use of ModelSim software Lecture
10 LED light flashing experiment
Lecture 11 Button control LED light experiment
Lecture 12 Button control buzzer experiment
Lecture 13 Touch button control LED light experiment Lecture
14 Breathing light experiment
Lecture 15 Clock IP core experiment
Lecture 16 RAM IP core experiment
Lecture 17 FIFO IP core experiment Lecture
18 UART serial communication
Lecture 19 RS485 communication experiment
Lecture 20 RGB LCD color bar display experiment Lecture
21 LCD characters and picture display experiment
Lecture 22 HDMI color bar display experiment
Lecture 23 HDMI square mobile display experiment
Lecture 24 EEPROM read and write test experiment Lecture
25 RTC clock experiment Lecture
26 Frequency meter experiment
Lecture 27 High-speed ADDA experiment
Lecture 28 IO Expansion board experiment
Lecture 29 MDIO interface read and write test experiment
Lecture 30 Ethernet ARP test experiment
Lecture 31 Ethernet UDP test experiment
Lecture 32 Ethernet video transmission experiment based on OV7725
Lecture 33 Ethernet video transmission experiment based on OV5640

Unfold ↓

You Might Like

Recommended Posts

New video interface standard UDI emerges, suitable for PC and consumer electronics
New video interface standard UDI emerges, suitable for PC and consumer electronics2006-01-04 PConlineTwenty years after its birth , the video interface standard VGA will soon face obsolescence. Leadin
fighting Analog electronics
Elimination of pulse interference signals
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:00[/i]The TV station where I work has two sets of satellite antennas, which receive satellite signals from Asia-Pacific 1A and Asia-Pac
lorant Mobile and portable
Share: Ideas on choosing PCB design software
[i=s]This post was last edited by qwqwqw2088 on 2018-7-16 09:53[/i] [size=4] In the past 30 years, Altium, a company originated in Australia, has been a god-like existence in China. Almost all PCB eng
qwqwqw2088 PCB Design
Do you know the eight important knowledge points of FPGA design?
1. Balance and exchange between area and speed The area here refers to the amount of logic resources consumed by a design in the FPGA/CPLD . For FPGA, it can be measured by the consumed FF (flip-flop)
xyd1018 EE_FPGA Learning Park
Share an ADI one-stop power design tool kit
ADI Power Kits One-stop power design tool kit to help you achieve efficient and convenient power supply designLTspice is a high-performance SPICE simulation software, schematic capture, and waveform v
eric_wang Power technology
Open source: USB to dual CAN debugging tool (Shen Jing Ah)
I made a USB to dual CAN debugging tool using KS22 of Kinetis series and shared it with you.In addition to dual CAN, it also supports RS232, RS485, SPI, IIC, etc. It has many functions! FlexIO can als
sblpp NXP MCU

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号