• You can log in to your eeworld account to continue watching:
  • Logic-Level Timing_ STA Delay Graph, ATs, RATs, and Slacks
  • Login
  • Duration:27 minutes and 30 seconds
  • Date:2021/08/15
  • Uploader:木犯001号
Introduction
keywords: integrated circuit
A modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer:  a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design.  Our focus in this part of the course is on the key logical and geometric representations that make it possible to map from logic to layout, and in particular, to place, route, and evaluate the timing of large logic networks. Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: technology mapping, timing analysis, and ASIC placement and routing.

Recommended Background:

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Elementary knowledge of RC linear circuits (at the level of an introductory physics class).

How do people design these complex chips? Answer: A series of computer-aided design (CAD) tools provide an abstract description of the chip and gradually refine it to the final design. This course focuses on the main design tools used when building application-specific integrated circuit (ASIC) or system-on-chip (SoC) designs.

Unfold ↓

You Might Like

Recommended Posts

MKW41Z512 in Keils environment
[i=s] This post was last edited by Smiling Fish on 2017-7-4 21:33 [/i] Keil can support the development of KW41, the steps are as follows: 1. First you need to download the packs of Keil for installat
微笑的鱼fish NXP MCU
Setting the switching frequency of the switching power supply chip LTM4613
The following figure is a classic routine of LTM4613. Why is the calculated switching frequency not correct? Please explain.
928083047 Analog electronics
Who has the ADs library of tsmc_rfcmos018_v6?
Who has the ADs library of tsmc_rfcmos018_v6?
sunjianhuihao RF/Wirelessly
Generation of PN sequence code
I need to do some operations on PN codes recently. I am studying the introduction of PN module in the help provided by Matlab. There are few examples. Can anyone share some examples? Haha
yuanye512 Embedded System
MOSFET packaging advances help deliver mobile features ahead of chipset roadmaps
[color=#000000][font=Arial,] Designers facing pressure to deliver new features for a demanding mobile device market are taking advantage of new sub-chip-scale packaging (sub-CSP) technologies to build
qwqwqw2088 Analogue and Mixed Signal
Does the power layer of a four-layer board need to be made into a complete plane?
Generally, the order of a four-layer board is: signal layer - ground layer - power layer - signal layer; In order to ensure the minimum loop path, the stratum needs to remain a complete piece; So, doe
sfcsdc PCB Design

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号