• You can log in to your eeworld account to continue watching:
  • Analytical Placement_ Quadratic Wirelength Model
  • Login
  • Duration:14 minutes and 39 seconds
  • Date:2021/08/15
  • Uploader:木犯001号
Introduction
keywords: integrated circuit
A modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer:  a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design.  Our focus in this part of the course is on the key logical and geometric representations that make it possible to map from logic to layout, and in particular, to place, route, and evaluate the timing of large logic networks. Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: technology mapping, timing analysis, and ASIC placement and routing.

Recommended Background:

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Elementary knowledge of RC linear circuits (at the level of an introductory physics class).

How do people design these complex chips? Answer: A series of computer-aided design (CAD) tools provide an abstract description of the chip and gradually refine it to the final design. This course focuses on the main design tools used when building application-specific integrated circuit (ASIC) or system-on-chip (SoC) designs.

Unfold ↓

You Might Like

Recommended Posts

Help! Problems encountered when using LwIP to establish a TCP connection on LM3s8962
Without an operating system, when I use the following program to create a TCP client in Keil, there will always be a problem (FaultISR) in the tcp_connect() function, but it works in IAR. Why? The lwi
yangxiyuan168 Microcontroller MCU
Hubei compatriots who participated in the 2010 TI Cup Electronic Games, please join the group!!!
[i=s]This post was last edited by paulhyde on 2014-9-15 08:58[/i] Group ID: 72132835
orisonlee Electronics Design Contest
Please stay tuned, the analysis of the car seesaw will be online soon!
[i=s]This post was last edited by paulhyde on 2014-9-15 09:18[/i] Hello everyone! Please wait a little longer, the analysis of the 2007 Electronic Design Competition F (Car Seesaw) will be online soon
护花使者 Electronics Design Contest
How to design a digital clock using FPGA
How to design a digital clock using FPGA
357081267 FPGA/CPLD
【New Year, New Plan】 2018 Moving Forward in Confusion
I often come to the forum to read posts, but I don't post much myself. I looked through what I wrote before, and it seemed that I had finished it not long ago, and I still remember it clearly. Then I
GDW439 Talking
I'm a novice and want to make a signal generator. Please help me where to start.
How to use FPGA to design circuit diagrams and codes?
84797440@qq.com FPGA/CPLD

Recommended Content

Circuit

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号