• You can log in to your eeworld account to continue watching:
  • Analytical Placement_ Quadratic Wirelength Model
  • Login
  • Duration:14 minutes and 39 seconds
  • Date:2021/08/15
  • Uploader:木犯001号
Introduction
keywords: integrated circuit
A modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer:  a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design.  Our focus in this part of the course is on the key logical and geometric representations that make it possible to map from logic to layout, and in particular, to place, route, and evaluate the timing of large logic networks. Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: technology mapping, timing analysis, and ASIC placement and routing.

Recommended Background:

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Elementary knowledge of RC linear circuits (at the level of an introductory physics class).

How do people design these complex chips? Answer: A series of computer-aided design (CAD) tools provide an abstract description of the chip and gradually refine it to the final design. This course focuses on the main design tools used when building application-specific integrated circuit (ASIC) or system-on-chip (SoC) designs.

Unfold ↓

You Might Like

Recommended Posts

File system development
I want to make a FAT32 file system for UCOS. Where can I find the source code and related materials to learn from?
llyyzz11 Embedded System
CC4082------Dual 4-input AND gate
CC4082 MCU This article introduces the detailed process of dual 4-input AND gate circuit in detail, from the basics to the characteristics of this e-book
rain MCU
Comparison solution race + Bluetooth car power supply to improve efficiency!
Comparison of solutions + Bluetooth car power supply improves efficiency! This time we mainly compare a step-down power supply, which is an internationally renowned brand 34063 and TI LM25010: 1. Firs
samhuang8204 Analogue and Mixed Signal
Another busy day has begun;
10.22 Another busy day begins;
hchen Talking
Please advise on nor flash nand flash issues.
I am about to make something. The previous board was in the NOR+NAND flash mode. Now I only use NAND flash to make uboot and kernel file systems. How can I burn uboot, kernel and file systems to the b
beyondaymk Embedded System
Bluetooth and MSP430 Audio Sink Reference Design
[p=30, null, left][color=rgb(34, 34, 34)][font="][font=Verdana][size=3] [b]Description[/b][/size][/font][/font][/color][/p][p=30, null, left][color=rgb(34, 34, 34)][font="][font=Verdana][size=3] TI's
Aguilera Microcontroller MCU

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号