• You can log in to your eeworld account to continue watching:
  • Technology Mapping—Detailed Covering Example
  • Login
  • Duration:14 minutes and 28 seconds
  • Date:2021/08/15
  • Uploader:木犯001号
Introduction
keywords: integrated circuit
A modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer:  a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design.  Our focus in this part of the course is on the key logical and geometric representations that make it possible to map from logic to layout, and in particular, to place, route, and evaluate the timing of large logic networks. Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: technology mapping, timing analysis, and ASIC placement and routing.

Recommended Background:

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Elementary knowledge of RC linear circuits (at the level of an introductory physics class).

How do people design these complex chips? Answer: A series of computer-aided design (CAD) tools provide an abstract description of the chip and gradually refine it to the final design. This course focuses on the main design tools used when building application-specific integrated circuit (ASIC) or system-on-chip (SoC) designs.

Unfold ↓

You Might Like

Recommended Posts

Query Ndis Port Status
I want to send OID:OID_GEN_PORT_STATE from Filter Driver to query the status of a port (=1). [code]case IOCTL_FILTER_READ_NDIS_PORT_STAT: InputBuffer = OutputBuffer = (PUCHAR)Irp->AssociatedIrp.System
huixue5479 Embedded System
Problems downloading kernel image NK.bin
After I burned EBoot to the SM card, I followed the EBoot menu and did it step by step. When I pressed "D" to download the kernel image, the following message appeared: Enter your selection: d ::: DM9
lhnjk0223 Embedded System
Principle of MCU key debounce
[align=center][size=4][/size][/align][size=4] From the above figure, we can see that there is a difference between the ideal waveform and the actual waveform. The actual waveform has jitter at the mom
fish001 Microcontroller MCU
How does this 430 interruption work?
#include "msp430x14x.h"void main( void ){WDTCTL = WDTPW + WDTHOLD; P2DIR |=BIT0;_EINT();TACCTL0=CCIE;CCR0=500;TACTL=TASSEL_2 + MC_1;LPM0;}#pragma vector=TIMERA0_VECTOR__interrupt void TIMER_A(void){P2
kiost Microcontroller MCU
Problems with generating bootrom.sys in workbench3.1
How to generate bootrom.sys under the compilation conditions of workbench? I don't know how to generate bootrom and bootrom_uncmp! !
天涯浪客 Embedded System

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号