• Duration:19 minutes and 17 seconds
  • Date:2021/08/15
  • Uploader:木犯001号
Introduction
keywords: integrated circuit
A modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer:  a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design.  Our focus in this part of the course is on the key logical and geometric representations that make it possible to map from logic to layout, and in particular, to place, route, and evaluate the timing of large logic networks. Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: technology mapping, timing analysis, and ASIC placement and routing.

Recommended Background:

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Elementary knowledge of RC linear circuits (at the level of an introductory physics class).

How do people design these complex chips? Answer: A series of computer-aided design (CAD) tools provide an abstract description of the chip and gradually refine it to the final design. This course focuses on the main design tools used when building application-specific integrated circuit (ASIC) or system-on-chip (SoC) designs.

Unfold ↓

You Might Like

Recommended Posts

【KW41Z】Continue the discussion about Border Router
[align=left][color=rgb(36, 41, 46)][font=-apple-system, BlinkMacSystemFont, "]A Thread Border Router minimally supports the following functions:[/font][/color][/align][list] [*]End-to-end IP connectiv
lyzhangxiang NXP MCU
iPad Pro keyboard Smart Keyboard disassembled, it will be scrapped if disassembled
Let's take a look at this keyboard. [Repost] ifixit disassembled the Smart Keyboard it just got for use with iPad Pro. After disassembling the machine, it came to the conclusion: if it breaks, just bu
赵玉田 Making friends through disassembly
The following is the debugging result diagram
Supplement the above debugging error diagram
5e2tjiang Microcontroller MCU
How to make the bad slave machine have less impact on the bus?
How can I make the bad slave machine have less impact on the bus? As shown in the picture: http://forum.eetchina.com/images/attachments/200704/5477_pic.jpg Now if one of my slave machines has a proble
frankhu Embedded System
Experience Easy Power Results...
I participated in this game before going to work this morning. The comparison of the two levels of the game showed the convenience and speed of Easy Power Supply. But this game seems to be a little si
open82977352 Analogue and Mixed Signal
【Book Collection】Standard interface for digital measurement systems
Table of Contents Chapter 1 Tasks of Standard Interfaces Chapter 2 Contents of Standard Interfaces Chapter 3 Typical Structural Schemes of Electronic Measuring Devices and Systems for Collecting and P
wzt Test/Measurement

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号