• You can log in to your eeworld account to continue watching:
  • Analytical Placement_ Recursive Partitioning Example
  • Login
  • Duration:16 minutes and 28 seconds
  • Date:2021/08/15
  • Uploader:木犯001号
Introduction
keywords: integrated circuit
A modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer:  a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design.  Our focus in this part of the course is on the key logical and geometric representations that make it possible to map from logic to layout, and in particular, to place, route, and evaluate the timing of large logic networks. Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: technology mapping, timing analysis, and ASIC placement and routing.

Recommended Background:

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Elementary knowledge of RC linear circuits (at the level of an introductory physics class).

How do people design these complex chips? Answer: A series of computer-aided design (CAD) tools provide an abstract description of the chip and gradually refine it to the final design. This course focuses on the main design tools used when building application-specific integrated circuit (ASIC) or system-on-chip (SoC) designs.

Unfold ↓

You Might Like

Recommended Posts

Motor drive MOS reasons
What is the reason for sparks under the motor drive MOS tube?
田家一 Electronics Design Contest
Looking for a program about msp430 and sensors that follow the modbus protocol
Newbie posting, I don't know how to write a program yet
飘过无名 Microcontroller MCU
Why is the data collected by G2553 AD sine wave 0 so many times?
I am a novice, and I am using AD to collect sine wave data, but why is the result always 0 so many times? Please help.
lanlansky Microcontroller MCU
I heard about the festival today, everyone be careful
Today seems like April Fool's Day, but in fact it is a holiday to fool people. Whatever you hear today or who says it, you should think about it 3 or 4 times before taking any action.I remember when I
ddllxxrr Talking
Is the routing reasonable?
I would like to ask if this wiring is reasonable? Should it be repaired?
14101603 PCB Design

Recommended Content

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号