• You can log in to your eeworld account to continue watching:
  • Multilevel Logic_ Finding the Kernels
  • Login
  • Duration:18 minutes and 28 seconds
  • Date:2021/08/15
  • Uploader:木犯001号
Introduction
keywords: integrated circuit
A modern VLSI chip has a zillion parts -- logic, control, memory, interconnect, etc.  How do we design these complex chips?  Answer: CAD software tools.  Learn how to build thesA modern VLSI chip is a remarkably complex beast:  billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks).  How do people manage to design these complicated chips?  Answer: a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design. Our focus in this first part of the course is on key Boolean logic representations that make it possible to synthesize, and to verify, the gate-level logic in these designs.  This is the first step of the design chain, as we move from logic to layout.    Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: Computational Boolean algebra, logic verification, and logic synthesis (2-level and multi-level).

Recommended Background

Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms).  An understanding of basic digital design:  Boolean algebra, Kmaps, gates and flip flops, finite state machine design.  Linear algebra and calculus at the level of a junior or senior in engineering.  Exposure to basic VLSI at an undergraduate level is nice -- but it’s not necessary.  We will keep the course self-contained, but students with some VLSI will be able to skip some background material.e tools in this class.

How do people design these complex chips? Answer: A series of computer-aided design (CAD) tools provide an abstract description of the chip and gradually refine it to the final design. This course focuses on the main design tools used when building application-specific integrated circuit (ASIC) or system-on-chip (SoC) designs.

Unfold ↓

You Might Like

Recommended Posts

DLL file path error when compiling wince pb
Error: Could not find file 'D:\WINCE420\PUBLIC\SMDK2410\RelDir\SAMSUN~1\TEST_SPL.dll' on disk But the path I defined in platform.bib is TEST_SPL.dll D:\WINCE420\TEST_SPL.dll NK SH Please help
shinecx2 WindowsCE
MSP430 Contact
The first time I came into contact with MSP430 was when I was preparing to participate in this year's Jiangsu TI provincial power competition. At that time, the power competition had not yet officiall
adler00 Microcontroller MCU
Basic knowledge of switching power supplies, for beginners.
Some basic knowledge of switching power supply, friends who want to learn about switching power supply can read it
挪威的森林 Power technology
Help: How to deal with unused GTP_DUAL pins in Virtex-5 FPGA design
As the title says, this is my first time designing FPGA. I have references for most of the designs before. This time I chose the XC5VSX95T chip, and I don't use the GTP_DUAL module. Do these unused mo
zyb083 EE_FPGA Learning Park
Electronic production examples collection - Fu Jinsong
Hope this is useful to you all [[i] This post was last edited by p@ssion on 2009-8-2 16:29 [/i]]
p@ssion MCU
MSP430F2619 core board
30 yuan a piece of salted fish link [url=http://a.hgfrfv.com/F.ZMXKl]http://a.hgfrfv.com/F.ZMXKl[/url]
generalissimo Buy&Sell

Recommended Content

Circuit

可能感兴趣器件

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号