Home > Basic Circuits > 555 power-on delay output high level circuit

555 power-on delay output high level circuit

Source: InternetPublisher:toothache Keywords: BSP Updated: 2021/08/12

1.555 power-on delay output high<strong>level</strong><strong>circuit</strong>.gif

Introduction to circuit principle The circuit is shown in Figure 3-1. When the power
is turned on, capacitor c1 has no time to charge. The ② and ⑥ pins of 555
are at high level, and the ③ pin outputs low level. As the capacitor Cl charges
, the potential of pins ② and ⑥ of 555 begins to decrease. When the potential of pin ② is lower than
Vcc, the circuit flips, and the output terminal U{. changes from low level to high level
, and remains so. c boot delay time·Av hand 1. IRC. The diode VD is set up to discharge the capacitor
C after the power is turned off . This circuit is generally used to control the delayed turn-on of the power circuit.     (2) Component parameter selection The selection of components is shown in Figure 3-1, subject to special requirements.     (3) The 555 power-on delay output high-level circuit is shown in Figure 3-1.






EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

About Us Customer Service Contact Information Datasheet Sitemap LatestNews


Room 1530, 15th Floor, Building B, No.18 Zhongguancun Street, Haidian District, Beijing, Postal Code: 100190 China Telephone: 008610 8235 0740

Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号