EEWORLDEEWORLDEEWORLD

Part Number

Search

I641-63AB8H1-155.520

Description
3.2 mm x 5.0 mm Ceramic Low Noise SMD VCXO, LVCMOS / LVPECL / LVDS
File Size50KB,3 Pages
ManufacturerILSI
Websitehttp://www.ilsiamerica.com
Download Datasheet View All

I641-63AB8H1-155.520 Overview

3.2 mm x 5.0 mm Ceramic Low Noise SMD VCXO, LVCMOS / LVPECL / LVDS

3.2 mm x 5.0 mm Ceramic Low Noise SMD VCXO,
LVCMOS / LVPECL / LVDS
Product Features
Small Surface Mount Package
Low RMS Phase Jitter
Frequencies to 1500 MHz
Pb Free/ RoHS Compliant
Leadfree Processing
I641 - Series
Applications
xDSL
Broadcast video
Wireless Base Stations
Sonet /SDH
WiMAX/WLAN
Server and Storage
Ethernet/LAN/WAN
Optical modules
Clock and data recovery
FPGA/ASIC
Backplanes
GPON
Frequency
LVCMOS
LVPECL
LVDS
Output Level
LVCMOS
LVPECL
LVDS
Duty Cycle
LVCMOS
LVPECL
LVDS
Rise / Fall Time
LVCMOS
LVPECL
LVDS
Output Load
LVCMOS
LVPECL
LVDS
Frequency Stability
Supply Voltage
Current
Linearity
Pullability
Control Voltage
Input Impedance
Phase Jitter (RMS)
At 12kHz to 20 MHz
Operating Temp.
Range
Storage
10 MHz to 225 MHz
10 MHz to 1500 MHz
10 MHz to 1500 MHz
VOH=90% VDD min., VOL=10 % VDD max.
VOH=VDD-1.03V max. (Nom. Load), VOL=VDD-1.6V max. (Nom. Load)
VOD=(Diff. Output) 350mV Typ.
50% ±5% @ 50%VDD
50% ±5% @ 50%*
50% ±5% @ 50%*
3.0 ns max. (90%/10%)*
0.6 ns max. (80%/20%)*
0.6 ns max. (80%/20%)*
15pF
50
to VDD - 2.0 VDC
RL=100
/CL=10pF
See Table Below
3.3 VDC ± 10%, 2.5VDC ± 5%
LVCMOS = 25 mA max., LVPECL = 60 mA max., LVDS = 35 mA max.
10% max.
See Table Below
1.65 VDC ± 1.65 VDC @ 3.3V
1.25 VDC ± 1.25 VDC @ 2.5V
50K
min.
0.5 ps typical
Dimension Units: mm
Pin Connection
1
Voltage Control
2
Enable/Disable or N/C
3
GND
4
Output
5
Output or N/C
6
V
DD
Recommended Pad Layout
See Table Below
-40
C to +100
C
Part Number Guide
Package
Input
Voltage
3 = 3.3V
6 = 2.5V
Sample Part Number:
Stability
(in ppm)
F =
20
A =
25
B =
50
I641–31AB9H2–155.520
Enable / Disable
(Pin 2)
H = Enable
O = N/C
Operating
Temperature
1 = 0 C to +70 C
3 = -20 C to +70 C
2 = -40 C to +85 C
Pullabilty
B =
50
C =
100
Output
3 = LVCMOS
8 = LVDS
9 = LVPECL
Complimentary
Ouput (Pin 5) **
1 = N.C.
2 = Output
Frequency
I641
-155.520 MHz
NOTE: A 0.01 µF bypass capacitor is recommended between V
DD
(pin 6) and GND (pin 3) to minimize power supply noise. * Measured as percent of
waveform. ** Available on LVDS and LVPECL ouput only
.
ILSI
America
Phone: 775-851-8880 • Fax: 775-851-8882• e-mail: e-mail@ilsiamerica.com • www.ilsiamerica.com
10/17/12_B
Specifications subject to change without notice
Page 1
Summary of Verilog non-synthesizable statements...
...
至芯科技FPGA大牛 FPGA/CPLD
Initialization operations required for C51 microcontroller to output printf
[size=4][color=#000000][backcolor=white]When debugging a single-chip microcomputer, if you can turn on the printf function to print debugging data in real time, you can monitor the function very conve...
Aguilera Microcontroller MCU
[Exploration of RTOS and Linux controller cycloneDDS communication and encryption protection] A preliminary study of AC6 development environment
[i=s]This post was last edited by sss421 on 2022-10-23 21:57[/i]There are few articles about freertos in cycloneDDS. The main documentation recommends using library porting to integrate into STM32. Co...
sss421 DigiKey Technology Zone
How to achieve low power consumption when porting a program from MSP430FR4133 to MSP430FR6972?
Program content: RTC, LCD display, ADC battery sampling; MSP430FR4133 can achieve 7UA, but MSP430FR6972 has 40UA; after checking the excess current, ADC (10UA), AD is turned off, the internal referenc...
QIHAO74 Microcontroller MCU
The latest proteus 8.9sp2
Built-in STM32F401 control WS2812 example[hide]ed2k://|file|Proteus%208.9%20Sp2%20Pro.rar|402838330|F4FAACCC832472652BD074AA85CEBC53|h=MTLEGZ5W5ZVVXSVGVOCEBFEP5QWSEJZP|/[/hide]...
dcexpert MCU
Bidirectional 400V-12V DC/DC Converter Reference Design
The Bidirectional 400V-12V DC/DC Converter Reference Design implements an isolated bidirectional DC/DC converter using a microcontroller-based approach. A phase-shifted full-bridge (PSFB) with synchro...
qwqwqw2088 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号