EEWORLDEEWORLDEEWORLD

Part Number

Search

GS832018AGT-200T

Description
Cache SRAM, 2MX18, 6.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
Categorystorage    storage   
File Size350KB,23 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS832018AGT-200T Overview

Cache SRAM, 2MX18, 6.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100

GS832018AGT-200T Parametric

Parameter NameAttribute value
MakerGSI Technology
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time6.5 ns
Other featuresFLOW THROUGH OR PIPELINED ARCHITECTURE, ALSO OPERATES AT 3.3V
JESD-30 codeR-PQFP-G100
length20 mm
memory density37748736 bit
Memory IC TypeCACHE SRAM
memory width18
Number of functions1
Number of terminals100
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
width14 mm
GS832018/32/36AGT-400/375/333/250/200/150
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• RoHS-compliant 100-lead TQFP package
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
400 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS832018/32/36AGT operates on a 3.3 V or 2.5 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS832018/32/36AGT is a 37,748,736-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-400
2.5
2.5
395
475
4.0
4.0
290
335
-375
2.5
2.66
390
455
4.2
4.2
275
320
-333
2.5
3.3
355
415
4.5
4.5
260
305
-250
2.5
4.0
280
335
5.5
5.5
235
270
-200
3.0
5.0
240
280
6.5
6.5
200
240
-150
3.8
6.7
205
230
7.5
7.5
190
220
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 8/2013
1/23
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
The most detailed summary of embedded system knowledge and interface technology ever!
[i=s]This post was last edited by ohahaha on 2020-2-12 14:02[/i]The most detailed summary of embedded system knowledge and interface technology ever! Table of contents1. What is embedded2. Composition...
ohahaha Programming Basics
8N60MOS field effect tube product details, original supply, high practical value
[b][color=#5E7384]This content is originally created by [size=3]小生活故事[/size], a netizen of EEWORLD forum. If you want to reprint or use it for commercial purposes, you must obtain the author's consent...
小生活的故事 Motor Drive Control(Motor Control)
Award-winning live broadcast | Rochester Electronics explains in detail: Challenges and solutions after semiconductor production shutdown
With the continuous innovation of technology, component manufacturers have accelerated product iterations and issued component discontinuation (EOL) notices more frequently, which has shortened the li...
EEWORLD社区 Integrated technical exchanges
Problems with current sinking and current sourcing of the I/O port of the msp430 microcontroller
MSP430 IO port current source and sink problem The digital input/output ports have the following features:□ Each input/output bit can be programmed independently.□ Any combination of input and output ...
灞波儿奔 Microcontroller MCU
【TI recommended course】#2015 Power Supply Design Seminar: Control Problems of Low-Power AC/DC Converters (2)#
//training.eeworld.com.cn/TI/show/course/2191...
luck_gfb TI Technology Forum
[Mil MYS-8MMX] Part 1: Unboxing~
1. Introduction The accessory model received is the [MYS-8MMQ6-8E2D-180-C] development kit. This model of development board has 2GB of memory and 8GB of eMMC storage. It can be said that it is neither...
w494143467 Linux and Android

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号