EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8672Q38BGE-450T

Description
QDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
Categorystorage    storage   
File Size321KB,28 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS8672Q38BGE-450T Overview

QDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165

GS8672Q38BGE-450T Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA, BGA165,11X15,40
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
Maximum clock frequency (fCLK)450 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
length15 mm
memory density75497472 bit
Memory IC TypeQDR SRAM
memory width36
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX36
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply1.5,1.8 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Minimum standby current1.7 V
Maximum slew rate2.05 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
GS8672Q20/38BE-500/450/400
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• 2.5 Clock Latency
• On-Chip ECC with virtually zero SER
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard package
• Dual Double Data Rate interface
• Byte Write Capability
• Burst of 2 Read and Write
• On-Die Termination (ODT) on Data (D), Byte Write (BW),
and Clock (K, K) outputs
• 1.8 V +100/–100 mV core power supply
• 1.5 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• Pin-compatible with 36Mb and144Mb devices
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
72Mb SigmaQuad-II+
TM
Burst of 2 ECCRAM
TM
Clocking and Addressing Schemes
500 MHz–400 MHz
1.8 V V
DD
1.5 V I/O
The GS8672Q20/38BE SigmaQuad-II+ ECCRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer.
Each internal read and write operation in a SigmaQuad-II+ B2
ECCRAM is two times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore the address
field of a SigmaQuad-II+ B2 ECCRAM is always one address
pin less than the advertised index depth (e.g., the 4M x18 has
an 2M addressable index).
On-Chip Error Correction Code
GSI's ECCRAMs implement an ECC algorithm that detects
and corrects all single-bit memory errors, including those
induced by Soft Error Rate (SER) events such as cosmic rays,
alpha particles. The resulting SER of these devices is
anticipated to be <0.002 FITs/Mb — a 5-order-of-magnitude
improvement over comparable SRAMs with no On-Chip ECC,
which typically have an SER of 200 FITs/Mb or more. SER
quoted above is based on reading taken at sea level.
However, the On-Chip Error Correction (ECC) will be
disabled if a “Half Write” operation is initiated. See the
Byte
Write Contol
section for further information.
SigmaQuad™ ECCRAM Overview
The GS8672Q20/38BE are built in compliance with the
SigmaQuad-II+ ECCRAM pinout standard for Separate I/O
synchronous ECCRAMs. They are 75,497,472-bit (72Mb)
ECCRAMs. The GS8672Q20/38BE SigmaQuad ECCRAMs
are just one element in a family of low power, low voltage
HSTL I/O ECCRAMs designed to operate at the speeds needed
to implement economical high performance networking
systems.
Parameter Synopsis
-500
tKHKH
tKHQV
2.0 ns
0.45 ns
-450
2.2 ns
0.45 ns
-400
2.5 ns
0.45 ns
Rev: 1.01a 6/2013
1/28
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ELEXCON 2022 Shenzhen International Electronics Exhibition will open on November 6 (new schedule), hurry up and get your tickets! There are also many gifts waiting for you!
From November 06 to 08, 2022 , ELEXCON Shenzhen International Electronics Exhibition and Embedded System Exhibition will be held in Shenzhen Convention and Exhibition Center (Futian) . Multiple subway...
EEWORLD社区 Integrated technical exchanges
Registration reminder: In the last few hours, 100 sets of Pingtouge RISC-V ecological development boards worth 390 yuan will be given away for free~
The last few hours, hurry up if you want it~ 100 sets of RVB2601, a RISC-V ecological development board worth 390 yuan, are coming. Submit your ideas now and you will have a chance to get it for free!...
EEWORLD社区 XuanTie RISC-V Activity Zone
Visit Avnet New Energy Technology Innovation Cloud Exhibition and win great gifts!
Visit Avnet New Energy Technology Innovation Cloud Exhibition and win great gifts!Click here to register for the cloud exhibitionAvnet, a leading global technology distributor and solution provider, w...
EEWORLD社区 Automotive Electronics
Python Learning Handbook (4th Edition)
"Python Learning Handbook: 4th Edition" is an introductory book for learning the Python programming language. The goal of this book is to quickly master the core Python language basics. This book is d...
arui1999 Download Centre
Small Automotive Front-End 16W Power Supply Reference Design
This design is an automotive front-end power supply that provides 16W output to a 12V vehicle battery. The first stage is a pre-boost LM5150-Q1 to maintain a regulated mid-rail voltage of 8.5V during ...
qwqwqw2088 Analogue and Mixed Signal
What is stray capacitance
Recently I saw ST's crystal oscillator design guide AN2867 “Load capacitance is the capacitance of the terminals of the circuit connected to the crystal oscillator. This value is determined by the ext...
bigbat MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号