EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61NLF51218B-7.5TQLI

Description
IC SRAM 9M PARALLEL 117MHZ
Categorystorage   
File Size884KB,36 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

IS61NLF51218B-7.5TQLI Overview

IC SRAM 9M PARALLEL 117MHZ

IS61NLF51218B-7.5TQLI Parametric

Parameter NameAttribute value
memory typeVolatile
memory formatSRAM
technologySRAM - Synchronous
storage9Mb (512K x 18)
Clock frequency117MHz
Write cycle time - words, pages-
interview time7.5ns
memory interfacein parallel
Voltage - Power3.135 V ~ 3.465 V
Operating temperature-40°C ~ 85°C(TA)
IS61NLF25636B/IS61NVF/NVVF25636B
IS61NLF51218B/IS61NVF/NVVF51218B
256K x 36 and 512K x 18
9Mb, FLOW THROUGH 'NO WAIT' STATE BUS SRAM
FEATURES
• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single Read/Write control pin
• Clock controlled, registered address,
data and control
• Interleaved or linear burst sequence control us-
ing MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Power Down mode
• Common data inputs and data outputs
CKE
pin to enable clock and suspend operation
• JEDEC 100-pin QFP, 119-ball BGA, and 165-
ball BGA packages
• Power supply:
NLF: V
dd
3.3V (± 5%), V
ddq
3.3V/2.5V (± 5%)
NVF: V
dd
2.5V (± 5%), V
ddq
2.5V (± 5%)
NVVF: V
dd
1.8V (± 5%), V
ddq
1.8V (± 5%)
• JTAG Boundary Scan for BGA packages
• Industrial temperature available
• Lead-free available
MAY 2016
DESCRIPTION
The 9 Meg product family features high-speed, low-power
synchronous static RAMs designed to provide a burstable,
high-performance, 'no wait' state, device for networking and
communications applications. They are organized as 256K
words by 36 bits and 512K words by 18 bits, fabricated
with
ISSI
's advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles are
eliminated when the bus switches from read to write, or
write to read. This device integrates a 2-bit burst counter,
high-speed SRAM core, and high-drive capability outputs
into a single monolithic circuit.
All synchronous inputs pass through registers are controlled
by a positive-edge-triggered single clock input. Operations
may be suspended and all synchronous inputs ignored
when Clock Enable,
CKE
is HIGH. In this state the internal
device will hold their previous values.
All Read, Write and Deselect cycles are initiated by the ADV
input. When the ADV is HIGH the internal burst counter
is incremented. New external addresses can be loaded
when ADV is LOW.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock inputs and when
WE
is
LOW. Separate byte enables allow individual bytes to be
written.
A burst mode pin (MODE) defines the order of the burst
sequence. When tied HIGH, the interleaved burst sequence
is selected. When tied LOW, the linear burst sequence is
selected.
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
6.5
6.5
7.5
133
7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A1
05/23/2016
1

IS61NLF51218B-7.5TQLI Related Products

IS61NLF51218B-7.5TQLI IS61NLF25636B-7.5TQLI IS61NLF25636B-7.5TQLI-TR IS61NLF51218B-7.5TQLI-TR IS61NLF25636B-6.5B3I IS61NVF25636B-7.5TQI
Description IC SRAM 9M PARALLEL 117MHZ IC SRAM 9M PARALLEL 117MHZ IC SRAM 9M PARALLEL 117MHZ IC SRAM 9M PARALLEL 117MHZ ZBT SRAM, 256KX36, 6.5ns, CMOS, PBGA165, 13 X 15 MM, TFBGA-165 256K X 36 ZBT SRAM, 7.5ns, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LQFP-100
technology SRAM - Synchronous SRAM - Synchronous SRAM - Synchronous SRAM - Synchronous CMOS CMOS
memory type Volatile Volatile Volatile Volatile - -
memory format SRAM SRAM SRAM SRAM - -
storage 9Mb (512K x 18) 9Mb (256K x 36) 9Mb (256K x 36) 9Mb (512K x 18) - -
Clock frequency 117MHz 117MHz 117MHz 117MHz - -
interview time 7.5ns 7.5ns 7.5ns 7.5ns - -
memory interface in parallel in parallel in parallel in parallel - -
Voltage - Power 3.135 V ~ 3.465 V 3.135 V ~ 3.465 V 3.135 V ~ 3.465 V 3.135 V ~ 3.465 V - -
Operating temperature -40°C ~ 85°C(TA) -40°C ~ 85°C(TA) -40°C ~ 85°C(TA) -40°C ~ 85°C(TA) - -
EEWORLD University Hall--The production process of a PCB board
The production process of a PCB board : https://training.eeworld.com.cn/course/5365The production process of a PCB board...
木犯001号 Embedded System
MCU serial port sends data frame
It is rare to see information about how to send a frame of data in an interrupt mode. If you send a data frame in a waiting mode, it will waste time for a high-speed microcontroller. The following is ...
火辣西米秀 Microcontroller MCU
EEWORLD University ---- Python Chinese video tutorial
Python Chinese video tutorial : https://training.eeworld.com.cn/course/4357...
hydralisk Embedded System
China Academy of Electronics Science Recruitment [Embedded] [Algorithm], etc.
Work Location: Beijing Can solve Beijing hukouChina Electronics Science Academy recruitment【Company Profile】 The first underwater robot team of China Electronics Technology Group Corporation ( CETC ),...
qqylv Recruitment
RL78 MCU Timer
What is the function of the TDR register? Does it count to the value of TDR? Another point, why is this register not mentioned in my datasheet?...
HanChengYu Renesas Electronics MCUs
Microbit expansion board, using RJ11 connector, including all information
[table=98%] [tr][td]The schematic diagram uses Cadence SPB 16.6 and the PCB uses PADS9.5 [b][color=#5E7384]This content is originally created by EEWORLD forum user [size=3]li603672183[/size]. If you n...
li603672183 MicroPython Open Source section

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号