EEWORLDEEWORLDEEWORLD

Part Number

Search

GS88118BD-250V

Description
512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs
File Size766KB,36 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet View All

GS88118BD-250V Overview

512K x 18, 256K x 32, 256K x 36 9Mb Sync Burst SRAMs

GS88118/32/36B(T/D)-xxxV
100-pin TQFP & 165-bump BGA
Commercial Temp
Industrial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88118/32/36B(T/D)-xxxV is a SCD (Single Cycle
Deselect) pipelined synchronous SRAM. DCD (Dual Cycle
Deselect) versions are also available. SCD SRAMs pipeline
deselect commands one stage less than read commands. SCD
RAMs begin turning off their outputs immediately after the
deselect command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88118/32/36B(T/D)-xxxV operates on a 1.8 V or 2.5 V
power supply. All input are 1.8 V and 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 1.8 V and 2.5 V
compatible.
Functional Description
Applications
The GS88118/32/36B(T/D)-xxxV is a 9,437,184-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enable (E1, E2), address burst
control inputs (ADSP, ADSC, ADV) and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Paramter Synopsis
-250
-200
3.0
5.0
170
195
6.5
6.5
140
160
-150
3.8
6.7
140
160
7.5
7.5
128
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
3.0
4.0
200
230
5.5
5.5
160
185
Flow Through
2-1-1-1
Rev: 1.00 6/2006
1/36
© 2006, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
[National Technology N32WB452 Review] Second issue, lighting and ADC usage in the full version of RT-Thread
[i=s]This post was last edited by yang8555u on 2022-7-27 13:35[/i] Last time I posted, I asked everyone in the forum, trying to find the complete system SDK of RT-Thread for N32WB452, but unfortunatel...
yang8555u RF/Wirelessly
Voltage stabilization
This is the waveform of the microcontroller serial port. I want to keep the microcontroller voltage at 5.5V. Which tube is better?...
tangwei8802429 Analog electronics
Please advise, where can I modify the USB device instance path generated by STM32?
In the device instance path of the device manager, there is something like 20413258574D below. Taking the virtual serial port as an example, the VID and PID can find the corresponding device in the co...
littleshrimp stm32/stm8
Msp430f149 microcontroller controls stepper motor C language program
[size=4]#include[/size] [size=4]typedef unsigned int uint; [/size] [size=4]typedef unsigned char uchar; [/size] [size=4]#define PWM BIT2 [/size] [size=4] void int_clk() [/size] [size=4]{ [/size] [size...
fish001 Microcontroller MCU
Spectrum Analyzer Principle
Original URL: https://zhuanlan.zhihu.com/p/85308440Figure 2-1 is a simplified block diagram of a superheterodyne spectrum analyzer. "Heterodyne" means mixing, that is, converting frequencies, and "sup...
btty038 RF/Wirelessly
TDA2030 audio amplifier circuit diagram
TDA2030 is an audio amplifier circuit, which adopts V-type 5-pin single in-line plastic package structure. As shown in the figure, it can be divided into H type and V type according to the shape of th...
Jacktang Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号