EEWORLDEEWORLDEEWORLD

Part Number

Search

GS88018CT-250IV

Description
Cache SRAM, 512KX18, 5.5ns, CMOS, PQFP100, TQFP-100
Categorystorage    storage   
File Size327KB,21 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS88018CT-250IV Overview

Cache SRAM, 512KX18, 5.5ns, CMOS, PQFP100, TQFP-100

GS88018CT-250IV Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time5.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 codeR-PQFP-G100
length20 mm
memory density9437184 bit
Memory IC TypeCACHE SRAM
memory width18
Number of functions1
Number of terminals100
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX18
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Base Number Matches1
GS88018/32/36CT-xxxIV
100-Pin TQFP
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88018/32/36CT-xxxIV is a SCD (Single Cycle
Deselect) pipelined synchronous SRAM. DCD (Dual Cycle
Deselect) versions are also available. SCD SRAMs pipeline
deselect commands one stage less than read commands. SCD
RAMs begin turning off their outputs immediately after the
deselect command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88018/32/36CT-xxxIV operates on a 1.8 V or 2.5 V
power supply. All input are 1.8 V or 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 1.8 V or 2.5 V
compatible.
Functional Description
Applications
The GS88018/32/36CT-xxxIV is a 9,437,184-bit (8,388,608-
bit for x32 version) high performance synchronous SRAM
with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Parameter Synopsis
-250I
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
3.0
4.0
195
220
5.5
5.5
155
175
-200I
3.0
5.0
170
185
6.5
6.5
135
160
-150I
3.8
6.7
145
165
7.5
7.5
133
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04 6/2012
1/21
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Using efficient MicroSiP power modules to miniaturize ultrasonic smart probes
In recent years, with the improvement of residents' health awareness, the demand for ultrasound testing has increased. In the traditional ultrasound testing scenario, the examinee must wait in line ne...
alan000345 Analogue and Mixed Signal
Intelligent wireless charging management system
[i=s]This post was last edited by JaneConan on 2018-9-23 22:38[/i] [font=宋体][size=17px]First of all, I would like to thank Electronic Engineering World and GigaDevice for organizing the event. [/size]...
JaneConan GD32 MCU
Come quickly: Buy multimeters and development boards for 11.11 yuan, a Double 11 feast for new element11 users~
The event has ended~Winners: Click here to view the first round of winners Click here to view the second round of winners Click here to view the final round of winnersThe annual Double 11 is here, and...
nmg Integrated technical exchanges
Recommended RF front-end chips for mobile phones in the 5G era
Yole’s RF team estimates that the RF content in 5G phones is $ 5 to $ 8 more than the 4G version , and the millimeter wave version is $ 10 more . As a result, the RF front-end market is booming. Howev...
alan000345 RF/Wirelessly
The Linux Foundation expects revenue to reach $177 million this year
Source: https://www.cnbeta.com/articles/tech/1211839.htmThe Linux Foundation, known for hosting numerous open source projects and managing the Linux kernel, organizing countless events, and employing ...
dcexpert Talking
What does PAD mean in a circuit schematic?
There is no PAD pin in the chip manual. What is the purpose of adding this PAD and why should it be added? ? ? ?...
928083047 Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号