The Xilinx UltraScale™ architecture provides unprecedented ASIC-class system-level integration and capacity for the most demanding applications. The UltraScale architecture is the industry\'s first to apply the most advanced ASIC architecture optimizations in an All Programmable architecture. The architecture scales from 20nm planar FET structures to 16nm FinFET transistor technology and beyond, and from single chip to 3D IC. With the analytical co-optimization of the Xilinx Vivado® Design Suite, the UltraScale architecture can provide routing capabilities for massive amounts of data while intelligently addressing the number one system performance bottleneck on advanced process nodes. This co-design can achieve over 90% utilization without sacrificing performance. UltraScale architecture breakthroughs include: • Strategic placement of ASIC-like system clocks nearly anywhere on the die, reducing clock skew by up to 50 percent • Large numbers of parallel buses in the system architecture, eliminating the need for latency-inducing pipelines, thereby increasing system speed and capacity • Elimination of potential timing closure issues and interconnect bottlenecks, even in systems that require 90 percent or more resource utilization • Build larger devices with 3D IC integration capabilities, with a process technology generation ahead of current industry standards • Dramatically improve system performance within a lower system power budget, including multi-Gb serial transceivers, I/O, and memory bandwidth • Significantly enhance DSP and packet processing performance The Xilinx UltraScale architecture opens a new frontier for designers of ultra-high-capacity solutions.
You Might Like
Recommended ContentMore
Open source project More
Popular Components
Searched by Users
Just Take a LookMore
Trending Downloads
Trending ArticlesMore