EEWORLDEEWORLDEEWORLD

Part Number

Search

AX500-1FGG484

Description
fpga - field programmable gate array 500k system gates
CategoryProgrammable logic devices    Programmable logic   
File Size6MB,230 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Environmental Compliance
Download Datasheet Parametric View All

AX500-1FGG484 Online Shopping

Suppliers Part Number Price MOQ In stock  
AX500-1FGG484 - - View Buy Now

AX500-1FGG484 Overview

fpga - field programmable gate array 500k system gates

AX500-1FGG484 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerActel
package instruction1 MM PITCH, FBGA-484
Reach Compliance Codecompliant
Other features500000 SYSTEM GATES AVAILABLE
maximum clock frequency763 MHz
Combined latency of CLB-Max0.84 ns
JESD-30 codeS-PBGA-B484
JESD-609 codee1
length23 mm
Humidity sensitivity level3
Configurable number of logic blocks5376
Equivalent number of gates286000
Number of entries336
Number of logical units8064
Output times336
Number of terminals484
Maximum operating temperature70 °C
Minimum operating temperature
organize5376 CLBS, 286000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA484,22X22,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)250
power supply1.5,1.5/3.3,2.5/3.3 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.44 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width23 mm
v2.8
Axcelerator Family FPGAs
u e
Leading-Edge Performance
350+ MHz System Performance
500+ MHz Internal Performance
High-Performance Embedded FIFOs
700 Mb/s LVDS Capable I/Os
Up to 2 Million Equivalent System Gates
Up to 684 I/Os
Up to 10,752 Dedicated Flip-Flops
Up to 295 kbits Embedded SRAM/FIFO
Manufactured on Advanced 0.15
μm
CMOS Antifuse
Process Technology, 7 Layers of Metal
Single-Chip, Nonvolatile Solution
Up to 100% Resource Utilization with 100% Pin Locking
1.5V Core Voltage for Low Power
Footprint Compatible Packaging
Flexible, Multi-Standard I/Os:
– 1.5V, 1.8V, 2.5V, 3.3V Mixed Voltage Operation
– Bank-Selectable I/Os – 8 Banks per Chip
– Single-Ended I/O Standards: LVTTL, LVCMOS, 3.3V
PCI, and 3.3V PCI-X
– Differential I/O Standards: LVPECL and LVDS
AX125
125,000
82,000
672
1,344
1,344
4
18,432
4
4
8
8
168
84
504
180
Specifications
Features
Voltage-Referenced I/O Standards: GTL+, HSTL
Class 1, SSTL2 Class 1 and 2, SSTL3 Class 1 and 2
– Registered I/Os
– Hot-Swap Compliant I/Os (except PCI)
– Programmable Slew Rate and Drive Strength on
Outputs
– Programmable Delay and Weak Pull-Up/Pull-Down
Circuits on Inputs
Embedded Memory:
– Variable-Aspect 4,608-bit RAM Blocks (x1, x2, x4,
x9, x18, x36 Organizations Available)
– Independent, Width-Configurable Read and Write Ports
– Programmable Embedded FIFO Control Logic
Segmentable Clock Resources
Embedded Phase-Locked Loop:
– 14-200 MHz Input Range
– Frequency Synthesis Capabilities up to 1 GHz
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Actel Silicon Explorer II
Boundary-Scan Testing Compliant with IEEE Standard
1149.1 (JTAG)
FuseLock
TM
Secure Programming Technology
Prevents Reverse Engineering and Design Theft
Table 1-1 •
Axcelerator Family Product Profile
Device
Capacity (in Equivalent System Gates)
Typical Gates
Modules
Register (R-cells)
Combinatorial (C-cells)
Maximum Flip-Flops
Embedded RAM/FIFO
Number of Core RAM Blocks
Total Bits of Core RAM
Clocks (Segmentable)
Hardwired
Routed
PLLs
I/Os
I/O Banks
Maximum User I/Os
Maximum LVDS Channels
Total I/O Registers
Package
CSP
PQFP
BGA
FBGA
CQFP
CCGA
AX250
250,000
154,000
1,408
2,816
2,816
12
55,296
4
4
8
8
248
124
744
AX500
500,000
286,000
2,688
5,376
5,376
16
73,728
4
4
8
8
336
168
1,008
AX1000
1,000,000
612,000
6,048
12,096
12,096
36
165,888
4
4
8
8
516
258
1,548
AX2000
2,000,000
1,060,000
10,752
21,504
21,504
64
294,912
4
4
8
8
684
342
2,052
208
256, 324
256, 484
208, 352
208
484, 676
208, 352
729
484, 676, 896
352
624
896, 1152
256, 352
624
October 2009
© 2009 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
The magnetic field formed by a wire in a vacuum
The formula B=μH can be found in various materials, but the calculation relationship between the current of a single ideal wire in a vacuum and H (magnetic field strength) cannot be found. Some people...
bigbat Switching Power Supply Study Group
The gap between actual power supply and ideal power supply
[size=5](1) There is a gap between the characteristics of actual power supply devices and ideal power supply: [/size] [size=5]Response speed: As mentioned earlier, linear regulated power supply achiev...
灞波儿奔 Analogue and Mixed Signal
The travel card issued by my family company is unused (6 days and 5 nights in Yunnan)
Since it is a personal travel card, it is not very convenient and I don't think it will be used, so I plan to sell it. This card company has activated it and it is valid for two years. Now I sell it f...
RCSN Buy&Sell
Parallel connection of diodes
The main post is just a preview, I’m worried that I won’t want to write after today!!! I would like to warn everyone with this post: please read, read carefully, and read the device data sheet again a...
PowerAnts Power technology
Raspberry Pi Pico 200Khz Digital Oscilloscope
Use Raspberry Pi Pico to collect data and display it on the mobile phone.Features:200Khz bandwidth Support 2 channels 500KS/s sampling rate Time: 5 microseconds to 20 seconds Requires few components A...
dcexpert MicroPython Open Source section
【RPi PICO】Pico stable overclocking to 250M
The official indicator given by RP2040 is that the rated maximum frequency is 133MHz, and the default operation is 125MHz. Some enthusiasts overclocked PICO to 250MHz, and the system can run stably. T...
dcexpert MicroPython Open Source section

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号