EEWORLDEEWORLDEEWORLD

Part Number

Search

V55C3256164VGLC7I

Description
DRAM
Categorystorage    storage   
File Size712KB,55 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V55C3256164VGLC7I Overview

DRAM

V55C3256164VGLC7I Parametric

Parameter NameAttribute value
Objectid109276152
Reach Compliance Codecompliant
Country Of OriginMainland China
ECCN codeEAR99
YTEOL2
V55C3256164VG
256Mbit SDRAM
(3.0~3.3) VOLT, TSOP II / FBGA PACKAGE
16M X 16
6
System Frequency (f
CK
)
Clock Cycle Time (t
CK3
)
Clock Access Time (t
AC3
) CAS Latency = 3
Clock Access Time (t
AC2
) CAS Latency = 2
166 MHz
6 ns
5.4 ns
5.4 ns
7PC
143 MHz
7 ns
5.4 ns
5.4 ns
PRELIMINARY
7
143 MHz
7 ns
5.4 ns
6 ns
Features
4 banks x 4Mbit x 16 organization
High speed data transfer rates up to 166 MHz
Full Synchronous Dynamic RAM, with all signals
referenced to clock rising edge
Single Pulsed RAS Interface
Data Mask for Read/Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 3
Programmable Wrap Sequence: Sequential or
Interleave
Programmable Burst Length:
1, 2, 4, 8, and full page for Sequential Type
1, 2, 4, 8 for Interleave Type
Multiple Burst Read with Single Write Operation
Automatic and Controlled Precharge Command
Random Column Address every CLK (1-N Rule)
Deep Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval:
8192 cycles/64ms [0 to 70
o
C (Commercial)];
8192 cycles/64ms [-40 to 85
o
C (Industrial)];
8192 cycles/32ms [-40 to 105
o
C (H)];
8192 cycles/32ms [-40 to 125
o
C (Extended)]
Available in 54 Pin TSOP II, 54 Ball FBGA
LVTTL Interface
Single (+3.0~3.3) V
±0.3
V Power Supply
Drive Strength (DS) Option: Full, 1/2, 1/4 and 1/8
Auto Temperature Compensated Self Refresh
(Auto TCSR)
Operating Temperature Range:
Commercial (0
o
to 70
o
C)
Industrial (-40
o
to +85
o
C)
H (-40
o
to +105
o
C)
Extended (-40
o
to +125
o
C)
Description
The V55C3256164VG is a four bank Synchro-
nous DRAM organized as 4 banks x 4Mbit x 16. The
V55C3256164VG achieves high speed data trans-
fer rates up to 166 MHz by employing a chip archi-
tecture that prefetches multiple bits and then
synchronizes the output data to a system clock
All of the control, address, data input and output
circuits are synchronized with the positive edge of
an externally supplied clock.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at
higher rate than is possible with standard DRAMs.
A sequential and gapless data rate of up to 166
MHz is possible depending on burst length, CAS
latency and speed grade of the device.
Device Usage Chart
Operating Temperature
Range
0°C to 70°C
-40
o
to 85
o
C
-40
o
to +105
o
C
-40
o
to +125
o
C
Package Outline
T/C
Access Time (ns)
6
Power
Std.
7PC
7
L
U
Temperature
Mark
Blank
I
H
E
V55C3256164VG Rev. 1.0 September 2008
1
[Last 9 hours] Prize activity: Show off your favorite electronic products
Hello, everyone~ The "Prize-giving Activity: Show Your Favorite Electronics" activity launched by our forum recently is about to end~~ The last 9 hours, friends who still want to participate in the ev...
okhxyyo Special Edition for Assessment Centres
I recently saw the DJI Mech S1 and it’s very interesting. Is anyone using it?
I recently saw the DJI Mech S1 and it’s very interesting. Is anyone using it?...
蓝雨夜 DIY/Open Source Hardware
MicroPython common IO port simulates SPI communication, which may be used when porting to some boards
MicroPython was ported to an STM32F407 board. Due to hardware design reasons, only ordinary IO ports could be used to simulate SPI communication. Therefore, a MicroPython driver was written in C langu...
如意如意 MicroPython Open Source section
Three-coordinate programming
Three-coordinate programming. Why can't the second coordinate system run after one is completed?...
孟权00 Test/Measurement
ADI reference design geber file import ad problem
[align=center]I downloaded a geber file of their evaluation board from ADI's official website. I installed AD software on my computer. I searched online and found that it seemed to be a PADs file (not...
埋土书生 ADI Reference Circuit
Beijing's well-known 5G chip developer is recruiting: digital front-end engineer (RISCv or CPU digital front-end direction)
Digital front-end engineer (two positions each for RISC V digital front-end and CPU digital front-end, 40-70k)Job responsibilities1 .Complete SOC design and integration according to chip specification...
职涯有乐 Recruitment

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号