EEWORLDEEWORLDEEWORLD

Part Number

Search

ADC1412D105HN/C1/5

Description
adc (analog-to-digital converter) 14bit 72db 125msps
Categorysemiconductor    Other integrated circuit (IC)   
File Size1MB,40 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric Compare View All

ADC1412D105HN/C1/5 Overview

adc (analog-to-digital converter) 14bit 72db 125msps

ADC1412D105HN/C1/5 Parametric

Parameter NameAttribute value
MakerNXP
RoHSyes
Converter quantity2
Number of ADC inputs2
structurePipeline
Slew rate125 Msps
resolution14 bi
input typeDifferential
Input voltage1 V to 2 V
Interface TypeSPI
SNR72 dB
voltage referenceInternal
Supply voltage (maximum)3.4 V
Supply voltage (minimum)2.85 V
Maximum power dissipation1200 mW
Package/boxSOT-804-3
Installation styleSMD/SMT
sample and holdYes
ADC1412D series
Dual 14-bit ADC; 65 Msps, 80 Msps, 105 Msps or 125 Msps;
CMOS or LVDS DDR digital outputs
Rev. 03 — 6 August 2010
Preliminary data sheet
1. General description
The ADC1412D is a dual channel 14-bit Analog-to-Digital Converter (ADC) optimized for
high dynamic performances and low power consumption at sample rates up to 125 Msps.
Pipelined architecture and output error correction ensure the ADC1412D is accurate
enough to guarantee zero missing codes over the entire operating range. Supplied from a
single 3 V source, it can handle output logic levels from 1.8 V to 3.3 V in Complementary
Metal Oxide Semiconductor (CMOS) mode because of a separate digital output supply. It
supports the Low Voltage Differential Signalling (LVDS) Double Data Rate (DDR) output
standard. An integrated Serial Peripheral Interface (SPI) allows the user to easily
configure the ADC. The device also includes an SPI programmable full-scale to allow a
flexible input voltage range of 1 V to 2 V (peak-to-peak). With excellent dynamic
performance from the baseband to input frequencies of 170 MHz or more, the ADC1412D
is ideal for use in communications, imaging and medical applications.
2. Features and benefits
SNR, 72 dBFS
SFDR, 86 dBc
Sample rate up to 125 Msps
Clock input divider by 2 for less jitter
contribution
Single 3 V supply
Flexible input voltage range:
1 V to 2 V (p-p)
CMOS or LVDS DDR digital outputs
Pin and software compatible with
ADC1212D series
HVQFN64 package
Input bandwidth, 600 MHz
Power dissipation, 855 mW at 80 Msps
Serial Peripheral Interface (SPI)
Duty cycle stabilizer
Fast OuT-of-Range (OTR) detection
INL
±
1 LSB, DNL
±
0.5 LSB
Offset binary, two’s complement, gray
code
Power-down and Sleep modes
3. Applications
Wireless and wired broadband
communications
Spectral analysis
Ultrasound equipment
Portable instrumentation
Imaging systems
Software defined radio

ADC1412D105HN/C1/5 Related Products

ADC1412D105HN/C1/5 ADC1412D125HN/C1/1 ADC1412D125HN/C1,5 ADC1412D080HN/C1,5 ADC1412D065HN/C1/5 ADC1412D065HN/C1,5
Description adc (analog-to-digital converter) 14bit 72db 125msps adc (analog-to-digital converter) 14bit 72db 125msps adc (analog-to-digital converter) 14bit 72db 125msps adc (analog-to-digital converter) 14bit 72db 125msps adc (analog-to-digital converter) 14bit 72db 125msps adc (analog-to-digital converter) 14bit 72db 125msps
Maker NXP NXP NXP NXP - -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号