EEWORLDEEWORLDEEWORLD

Part Number

Search

5V41068APGGI

Description
encoders, decoders, multiplexers & Demultiplexers pcie gen2/3 2:1 diff clock mux
Categorysemiconductor    Other integrated circuit (IC)   
File Size186KB,13 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance
Download Datasheet Parametric View All

5V41068APGGI Online Shopping

Suppliers Part Number Price MOQ In stock  
5V41068APGGI - - View Buy Now

5V41068APGGI Overview

encoders, decoders, multiplexers & Demultiplexers pcie gen2/3 2:1 diff clock mux

5V41068APGGI Parametric

Parameter NameAttribute value
ManufactureIDT (Integrated Device Technology)
Product CategoryEncoders, Decoders, Multiplexers & Demultiplexers
RoHSYes
ProducMultiplexers
Number of Input Lines2
Number of Output Lines1
Supply Voltage - Max3.465 V
Supply Voltage - Mi3.135 V
Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT
Package / CaseTSSOP-16
PackagingTube
Minimum Operating Temperature- 40 C
Number of Lines In/Ou2 / 1
Factory Pack Quantity96
DATASHEET
2:1 PCIE GEN1/2/3 CLOCK MULTIPLEXER
Description
The IDT5V41068A is a 2:1 differential clock mux for PCI
Express applications. It has very low additive jitter making it
suitable for use in PCIe Gen2 and Gen3 systems. The
IDT5V41068A selects between 1 of 2 differential HCSL
inputs to drive a single differential HCSL output pair. The
output can also be terminated to LVDS.
IDT5V41068A
Features/Benefits
Low additive jitter; suitable for use in PCIe Gen2 and
Gen3 systems
16-pin TSSOP package; small board footprint
Outputs can be terminated to LVDS; can drive a wider
variety of devices
OE control pin; greater system power management
Industrial temperature range available; supports
demanding embedded applications
Recommended Applications
Clock muxing in PCIe Gen2 and Gen3 applications
Output Features
1 – 0.7V current mode differential HCSL output pair
Key Specifications
Additive cycle-to-cycle jitter <5 ps
Additive phase jitter (PCIe Gen3) <0.2ps
Operating frequency up to 200MHz
Block Diagram
VDD
3
OE
IN1
IN1
IN2
IN2
CLK
MUX
2 to 1
CLK
3
SEL
GND
PD
Rr (IREF)
IDT®
2:1 PCIE GEN1/2/3 CLOCK MULTIPLEXER
1
IDT5V41068A
REV F 040616

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号