EEWORLDEEWORLDEEWORLD

Part Number

Search

A3P060-2QN132

Description
Field Programmable Gate Array, 60000 Gates, CMOS, 0.50 MM PITCH, QFN-132
CategoryProgrammable logic devices    Programmable logic   
File Size6MB,218 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

A3P060-2QN132 Overview

Field Programmable Gate Array, 60000 Gates, CMOS, 0.50 MM PITCH, QFN-132

A3P060-2QN132 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerActel
package instruction0.50 MM PITCH, QFN-132
Reach Compliance Codeunknow
JESD-30 codeS-XQCC-N132
Equivalent number of gates60000
Number of terminals132
Maximum operating temperature70 °C
Minimum operating temperature
organize60000 GATES
Package body materialUNSPECIFIED
encapsulated codeQCCN
Package shapeSQUARE
Package formCHIP CARRIER
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formNO LEAD
Terminal locationQUAD
v1.3
ProASIC3 Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
®
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM-enabled ProASIC
®
3
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable
Phase-Shift,
Multiply/Divide,
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Delay
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
ARM Processor Support in ProASIC3 FPGAs
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
Table 1 •
ProASIC3 Product Family
ProASIC3 Devices
A3P015
1
Cortex-M1 Devices
System Gates
15 k
Typical Equivalent Macrocells
128
VersaTiles (D-flip-flops)
384
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
1k
2
Secure (AES) ISP
Integrated PLL in CCCs
3
VersaNet Globals
6
I/O Banks
2
Maximum User I/Os
49
Package Pins
QFN
QN68
CS
VQFP
TQFP
PQFP
FBGA
A3P030
30 k
256
768
1k
6
2
81
QN48, QN68,
QN132
VQ100
A3P060
60 k
512
1,536
18
4
1k
Yes
1
18
2
96
QN132
CS121
VQ100
TQ144
FG144
A3P125
125 k
1,024
3,072
36
8
1k
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
A3P250
M1A3P250
250 k
2,048
6,144
36
8
1k
Yes
1
18
4
157
QN132
5
VQ100
PQ208
FG144/256
5
PQ208
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400 k
9,216
54
12
1k
Yes
1
18
4
194
A3P600
M1A3P600
600 k
13,824
108
24
1k
Yes
1
18
4
235
A3P1000
M1A3P1000
1M
24,576
144
32
1k
Yes
1
18
4
300
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. AES is not available for ARM-enabled ProASIC3 devices.
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
4. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
handbook.
5. The M1A3P250 device does not support this package.
† A3P015 and A3P030 devices do not support this feature.
October 2009
© 2009 Actel Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
Use NucleiStudio to import GD32VF103_Demo_Suites routine
Open NucleiStudio software, File-Import to open the import window below Expand General, find Existing Projects into Workspace, and click Next.In the window below, click Browse to find the correspondin...
littleshrimp GD32 MCU
[Project source code] Operating FPGA side registers under FPGA-based Linux
[code=Cpp]h2p_vip_capture_addr = (lw_axi_virtual_base + ((unsigned long)( ALT_LWFPGASLVS_OFST + ALT_VIP_CAPTURE_BASE)(unsigned long) ( HW_REGS_MASK))); // Capture Register #define REG_CONTROL0x00 #def...
小梅哥 Altera SoC
Newbies need help with a few questions about RA2A1
Hello everyone: A few questions about RA2A1 are as follows:First, regarding the compilation software, we still hope to use KEIL or IAR. If we use KEIL, we need to provide the CPU support software pack...
Richmond Renesas Electronics MCUs
The virtual machine started to freeze again
Except for the virtual machine, everything else was turned off. Except for antivirus software, etc. The CPU consumption was about 30%, and the memory was about 50%. However, it was still very stuck. L...
ienglgge Embedded System
cortex-M4 K66 implements PPIT timing interrupt source program
Control the indicator lights on the K66 core board to flash at different frequencies.The microcontroller source program is as follows:#include "include.h"int main(void) {DisableInterrupts;PLL_Init(PLL...
Aguilera Microcontroller MCU
How to solve the problem of solder balls caused by mismatched pads during production
Author | Wang Huigang Wang HuidongPreface:There are many problems in the production process of PCBA, among which short circuit failure caused by solder beads is always hard to prevent. There are many ...
yvonneGan PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号