EEWORLDEEWORLDEEWORLD

Part Number

Search

530NB1018M00DGR

Description
LVDS Output Clock Oscillator, 1018MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530NB1018M00DGR Overview

LVDS Output Clock Oscillator, 1018MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530NB1018M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1018 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
【NXP Rapid IoT Review】+First Online Project
After connecting to the computer for several days, I visited the dedicated Rapid IoT Studio portal: http://rapid-iot-studio.nxp.com and finally connected. I had been using the mobile phone APP to log ...
xjzh RF/Wirelessly
Configuration and use of TI C2000 TMS320F28379D SCID SCIB
TI's official routines only give the configuration of SCIA and not the configuration methods of other SCIs. In fact, the configurations of these are the same. The following takes the configuration of ...
火辣西米秀 Microcontroller MCU
Low-power multi-protocol chip ZigBee/6LoWPAN/BLE/Thread chip CC2652
Chip Introduction CC2652R Protocol stack download, CC2652R SDK, http://www.ti.com/tool/simplelink-cc26x2-sdk Development board, CC2652 LaunchPad, http://www.ti.com/tool/LAUNCHXL-CC26X2R1 Development e...
Aguilera RF/Wirelessly
Share a STLINK V2_1 PCB project, which can be directly sampled and produced
[i=s] This post was last edited by Tongxiaokaocode on 2019-6-11 23:56[/i]Share a PCB project of STLINK V2_1, which can be directly sampled and producedSupport SWD mode, with virtual serial port, suppo...
通宵敲代码 stm32/stm8
3. [Learning LPC1768 library functions] External interrupt experiment
Only P0 and P2 of LPC1768 have interrupt function. These two ports share interrupt line 3, which can be configured as rising edge trigger or falling edge trigger. What is rising edge? What is falling ...
cxmdz NXP MCU
Please advise on the design of driving circuit for inductive load
[i=s] This post was last edited by aallian on 2019-12-19 21:32 [/i] I want to make a device that converts DC power into magnetic energy. The input voltage is +DC12V/4A, and the load is a set of coils....
aallian Power technology

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号