EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8642Z72C-250VT

Description
ZBT SRAM, 1MX72, 6.5ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209
Categorystorage    storage   
File Size724KB,33 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8642Z72C-250VT Overview

ZBT SRAM, 1MX72, 6.5ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209

GS8642Z72C-250VT Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA,
Contacts209
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time6.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 codeR-PBGA-B209
length22 mm
memory density75497472 bit
Memory IC TypeZBT SRAM
memory width72
Number of functions1
Number of terminals209
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX72
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.7 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
GS8642Z18/36/72(B/C)-xxxV
119- & 209-Bump BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119- or 209-bump BGA package
• RoHS-compliant 119- and 209-bump BGA packages
available
72Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–167 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8642Z18/36/72(B/C)-xxxV may be configured by the
user to operate in Pipeline or Flow Through mode. Operating
as a pipelined synchronous device, in addition to the rising-
edge-triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
Functional Description
The GS8642Z18/36/72(B/C)-xxxV is a 72Mbit Synchronous
Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL
The GS8642Z18/36/72(B/C)-xxxV is implemented with GSI's
or other pipelined read/double late write or flow through read/
high performance CMOS technology and is available in a
single late write SRAMs, allow utilization of all available bus
JEDEC-standard 119-bump or 209-bump BGA package.
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
-250
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
3.0
4.0
340
410
520
6.5
6.5
245
280
370
-200
3.0
5.0
290
350
435
7.5
7.5
220
250
315
-167
3.4
6.0
260
305
380
8.0
8.0
210
240
300
Unit
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Flow Through
2-1-1-1
Rev: 1.04a 2/2009
1/33
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
What is the purpose of adding a capacitor to the source and drain of a MOS tube?
In many places, we see a capacitor added to the source and drain of a MOS tube. What is the function of this capacitor?...
Knight97538 Power technology
Introduction to the development history of ARM architecture
So far ( 2016 ), the ARM architecture has developed to the eighth generation ARMv8 . Before understanding the latest architecture, it is necessary to review the development history of ARM architecture...
bandy ARM Technology
[Infineon XENSIV PAS CO2 sensor] Simple unboxing
Thanks to the manufacturer and eeworld's event, this is a XENSIV PAS CO2 sensor from Infineon. I couldn't wait to open it after receiving it, and I give a thumbs up to the packaging.Close-up of the se...
dql2016 Sensor
The boost circuit designed by LM5022 has only a 0.67V sawtooth wave at the OUT end.
The parameters simulated by webench are 24V input and 30V@4A output. It seems that the chip is not working. The OUT terminal is a sawtooth wave. VCC=7.4V, VFB=1V, VCOMP=0.8V...
Foxsw Analog electronics
An article to understand the analysis and calculation of electrolytic capacitor life
[align=left][font=微软雅黑][size=4][color=rgb(51, 51, 51)]As an important component of electronic products, electrolytic capacitors play an indispensable role in switching power supplies. Their service li...
okhxyyo Power technology
FreeRTOS in the JIHAI APM32E103VET6 review
This issue shares the porting of the FreeRTOS embedded real-time system on APM32E103VET6. This routine mainly implements the creation and use of FreeRTOS multi-tasks. The FreeRTOS version used is v10....
Zachary_yo Domestic Chip Exchange

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号