EEWORLDEEWORLDEEWORLD

Part Number

Search

72T51258L6-7BB

Description
PBGA-324, Tray
Categorystorage    storage   
File Size504KB,56 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

72T51258L6-7BB Overview

PBGA-324, Tray

72T51258L6-7BB Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codePBGA
package instruction19 X 19 MM, 1 MM PITCH, PLASTIC, BGA-324
Contacts324
Manufacturer packaging codeBB324
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time3.8 ns
Maximum clock frequency (fCLK)150 MHz
period time6.7 ns
JESD-30 codeS-PBGA-B324
JESD-609 codee0
length19 mm
memory density2621440 bit
Memory IC TypeOTHER FIFO
memory width40
Humidity sensitivity level3
Number of functions1
Number of terminals324
word count65536 words
character code64000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64KX40
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA324,18X18,40
Package shapeSQUARE
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply1.5/2.5,2.5 V
Certification statusNot Qualified
Maximum seat height1.97 mm
Maximum supply voltage (Vsup)2.625 V
Minimum supply voltage (Vsup)2.375 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width19 mm
2.5V MULTI-QUEUE DDR FLOW-CONTROL DEVICES
40 BITS WIDE WITH FIXED 4 QUEUES
8,192 x 40 x 4, 16,384 x 40 x 4
and 32,768 x 40 x 4
IDT72T51248
IDT72T51258
IDT72T51268
FEATURES
The multi-queue DDR flow-control device contains 4 Queues
each queue has a fixed size of:
IDT72T51248 — 8,192 x 40 or 16,384 x 20 or 32,768 x 10
IDT72T51258 — 16,384 x 40 or 32,768 x 20 or 65,536 x 10
IDT72T51268 — 32,768 x 40 or 65,536 x 20 or 131,072 x 10
Write to and Read from the same queue or different queues
simultaneously via totally independent ports
Up to 200MHz operating frequency or 8Gbps throughput in SDR mode
Up to 100MHz operating frequency or 8Gbps throughput in DDR mode
User selectable Single Data Rate (SDR) or Double Data Rate
(DDR) modes on both the write port and read port
100% Bus Utilization, Read and Write on every clock cycle
Global Bus Matching - All Queues have same Input bus width
and same Output bus width
User Selectable Bus Matching options:
- x40in to x40out
- x40in to x20out
- x40in to x10out
- x20in to x40out
- x20in to x20out
- x20in to x10out
- x10in to x40out
- x10in to x20out
- x10in to x10out
All I/O is LVTTL/ HSTL/ eHSTL user selectable
3.3V tolerant inputs in LVTTL mode
ERCLK &
EREN
Echo outputs on read port
Write Chip Select
WCS
input for write port
Read Chip Select
RCS
input for read port
User Selectable IDT Standard mode (using
EF
and
FF)
or FWFT
mode (using
IR
and
OR)
All 4 Queues have dedicated flag outputs
FF/IR, EF/OR, PAF
and
PAE
A Composite Full/ Input Ready Flag gives status of the queue
selected on the write port
A Composite Empty/ Output Ready flag gives status of the
queue selected on the read port
Programmable Almost Empty and Almost Full flags per Queue
Dedicated Serial Port for flag programming
A Partial Reset is provided for each queue
Power Down pin minimizes power consumption
2.5V Supply Voltage
Available in a 324-pin Plastic Ball Grid Array (PBGA)
19mm x 19mm, 1mm Pitch
JTAG port provides boundary scan function and optional
programming mode
Low Power, High Performance CMOS technology
Industrial temperature range (-40°C to +85°C)
°
°
FUNCTIONAL BLOCK DIAGRAM
MULTI-QUEUE DDR FLOW-CONTROL DEVICE
WCLK
WEN
WCS
IS[1:0]
2
Read Control
Write Control
8,192 x 40
16,384 x40
32,768 x 40
Queue 0
8,192 x 40
16,384 x40
32,768 x 40
Queue 1
8,192 x 40
16,384 x40
32,768 x 40
Queue 2
8,192 x 40
16,384 x40
32,768 x 40
Queue 3
RCLK
REN
RCS
OE
2
OS[1:0]
D[39:0]
Data In
x10,x20,x40
Q[39:0]
Data Out
x10,x20,x40
FF0/IR0
PAF0
FF1/IR1
PAF1
FF2/IR2
PAF2
FF3/IR3
PAF3
CFF/CIR
EF0/OR0
PAE0
EF1/OR1
PAE1
EF2/OR2
PAE2
EF3/OR3
PAE3
CEF/COR
Read Port
Flag Outputs
6159 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc
©
2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
Write Port
Flag Outputs
FEBRUARY 20, 2009
1
DSC-6159/5

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号