EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8342Q36AGE-278

Description
DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
Categorystorage    storage   
File Size498KB,34 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance  
Download Datasheet Parametric View All

GS8342Q36AGE-278 Overview

DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165

GS8342Q36AGE-278 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionBGA,
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
JESD-609 codee1
length17 mm
memory density37748736 bit
Memory IC TypeDDR SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX36
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.5 mm
Maximum supply voltage (Vsup)1.95 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
Base Number Matches1
GS8342Q08/09/18/36AE-278/250/200/167
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard pinout and package
• Dual Double Data Rate interface
• Byte Write (x36, x18, and x9) and Nybble Write (x8) function
• Burst of 2 Read and Write
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
• Pin-compatible with present 9Mb and 18Mb and future 72Mb
and 144Mb devices
36Mb SigmaQuad-II
Burst of 2 SRAM
Clocking and Addressing Schemes
167 MHz–278 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
The GS8342Q08/09/18/36AE SigmaQuad-II SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer. The device also allows the user to manipulate the
output register clock quasi independently with the C and C
clock inputs. C and C are also independent single-ended clock
inputs, not differential inputs. If the C clocks are tied high, the
K clocks are routed internally to fire the output registers
instead.
Each internal read and write operation in a SigmaQuad-II B2
RAM is two times wider than the device I/O bus. An input data
bus de-multiplexer is used to accumulate incoming data before
it is simultaneously written to the memory array. An output
data multiplexer is used to capture the data produced from a
single memory array read and then route it to the appropriate
output drivers as needed. Therefore the address field of a
SigmaQuad-II B2 RAM is always one address pin less than the
advertised index depth (e.g., the 4M x 8 has a 2M addressable
index).
SigmaQuad™ Family Overview
The GS8342Q08/09/18/36AE are built in compliance with
the SigmaQuad-II SRAM pinout standard for Separate I/O
synchronous SRAMs. They are 37,748,736-bit (36Mb)
SRAMs. The GS8342Q08/09/18/36AE SigmaQuad SRAMs
are just one element in a family of low power, low voltage
HSTL I/O SRAMs designed to operate at the speeds needed to
implement economical high performance networking systems.
Parameter Synopsis
-278
tKHKH
tKHQV
3.6 ns
0.45 ns
-250
4.0 ns
0.45 ns
-200
5.0 ns
0.45 ns
-167
6.0 ns
0.5 ns
Rev: 1.06c 11/2011
1/34
© 2006, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
One-week evaluation report delivered~~
Hello, everyone~ It's Monday again, and I'm here to give you review information~~~ There is a new review activity online this week, come and see if it is the board you like~~Evaluation activities duri...
okhxyyo Special Edition for Assessment Centres
Testing methods and diagnostic analysis for DSP-containing circuit boards
In modern radar systems, DSP-containing circuit boards are widely used. DSP-containing circuit boards are usually based on a certain DSP chip as the core, and are equipped with dual-port RAM (DRAM) an...
Aguilera DSP and ARM Processors
Get the relevant information required by LSM6DSOX+STEVAL-MKI109V3 contestants (including official information and moderator reviews)
Participants who obtain LSM6DSOX+STEVAL-MKI109V3 can get started faster by following the information below:1. Official LSM6DSOX state machine (FSM) and machine learning (MLC) function database Click h...
nmg ST MEMS Sensor Creative Design Competition
ZigBee terminal (low power device)
Applicable to EM35XX and EFR32 platforms.Low-power devices are divided into several modes. In normal development, the EM2 mode of sleep is generally selected, so here we will mainly talk about the pro...
Aguilera RF/Wirelessly
MCU external crystal and oscillation circuit
Many MCU developers do not understand why a ground capacitor is required on each side of the MCU crystal, because this capacitor can sometimes be removed. The author has referred to many books, but fo...
灞波儿奔 Microcontroller MCU
[RVB2601 Creative Application Development] GPIO Simulation SPI Serial Port
SPI is a high-speed, full-duplex, synchronous communication bus, and only occupies four wires on the chip pins, saving the chip pins and saving space on the PCB layout, providing convenience. It is ma...
嘻嘻分 XuanTie RISC-V Activity Zone

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号