EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8170DW72AGC-350

Description
18Mb ヒ1x1Dp CMOS I/O Double Late Write SigmaRAM
Categorystorage    storage   
File Size755KB,32 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS8170DW72AGC-350 Overview

18Mb ヒ1x1Dp CMOS I/O Double Late Write SigmaRAM

GS8170DW72AGC-350 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instruction14 X 22 MM, 1 MM PITCH, LEAD FREE, BGA-209
Contacts209
Reach Compliance Codecompli
ECCN code3A991.B.2.B
Maximum access time1.6 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B209
JESD-609 codee1
length22 mm
memory density18874368 bi
Memory IC TypeSTANDARD SRAM
memory width72
Humidity sensitivity level3
Number of functions1
Number of terminals209
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256KX72
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.7 mm
Maximum supply voltage (Vsup)1.95 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
GS8170DW36/72AC-350/333/300/250
209-Bump BGA
Commercial Temp
Industrial Temp
Features
• Double Late Write mode, Pipelined Read mode
• JEDEC-standard SigmaRAM
pinout and package
• 1.8 V +150/–100 mV core power supply
• 1.8 V CMOS Interface
• ZQ controlled user-selectable output drive strength
• Dual Cycle Deselect
• Burst Read and Write option
• Fully coherent read and write pipelines
• Echo Clock outputs track data output drivers
• Byte write operation (9-bit bytes)
• 2 user-programmable chip enable inputs
• IEEE 1149.1 JTAG-compliant Serial Boundary Scan
• 209-bump, 14 mm x 22 mm, 1 mm bump pitch BGA package
• Pin-compatible with future 36Mb, 72Mb, and 144Mb
devices
• Pb-Free 209-bump BGA package available
18Mb
Σ
1x1Dp CMOS I/O
Double Late Write SigmaRAM™
250 MHz–350 MHz
1.8 V V
DD
1.8 V I/O
Bottom View
209-Bump, 14 mm x 22 mm BGA
1 mm Bump Pitch, 11 x 19 Bump Array
SigmaRAM Family Overview
GS8170DW36/72A SigmaRAMs are built in compliance with
the SigmaRAM pinout standard for synchronous SRAMs.
They are 18,874,368-bit (18Mb) SRAMs. This family of wide,
very low voltage CMOS I/O SRAMs is designed to operate at
the speeds needed to implement economical high performance
networking systems.
Functional Description
Because SigmaRAMs are synchronous devices, address data
inputs and read/write control inputs are captured on the rising
edge of the input clock. Write cycles are internally self-timed
and initiated by the rising edge of the clock input. This feature
eliminates complex off-chip write pulse generation required by
asynchronous SRAMs and simplifies input signal timing.
Σ
RAMs support pipelined reads utilizing a rising-edge-
triggered output register. They also utilize a Dual Cycle
Deselect (DCD) output deselect protocol.
Σ
RAMs are offered in a number of configurations including
Late Write, Double Late Write, and Double Data Rate (DDR).
The logical differences between the protocols employed by
these RAMs mainly involve various approaches to write
cueing and data transfer rates. The
ΣRAM
family standard
allows a user to implement the interface protocol best suited to
the task at hand.
Σ
RAMs are implemented with high performance CMOS
technology and are packaged in a 209-bump BGA.
Parameter Synopsis
Key Fast Bin Specs
Cycle Time
Access Time
Symbol
tKHKH
tKHQV
- 350
2.86 ns
1.7 ns
Rev: 1.04 4/2005
1/32
© 2003, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
msp430F149 AD conversion and 12864 LCD display program
#includeavr/io.h #includeutil/delay.h #define RS PB0 #define RW PB1 #define E PB2 void write_com(char com) { PORTB=~(1RS); PORTB=~(1RW); _delay_ms(2); PORTB|=(1E); _delay_ms(2); PORTA=com; PORTB=~(1E)...
fish001 Microcontroller MCU
Software and hardware circuit design of power amplifier switching power supply based on TMS320F28122 DSP
1. Introduction   Switching power supplies are gradually replacing industrial frequency power supplies and are widely used in various electronic devices due to their small size, light weight, low powe...
fish001 DSP and ARM Processors
Regarding the starting problem of an oscillation circuit,
Recently, I saw an oscillation circuit on the website of the Patent Office. Please analyze it for me. I don't understand how it starts to oscillate, and I don't know how to calculate the oscillation f...
xy598646744 Analog electronics
Who has XC7VX690T-2FFG1930I
XC7VX690T-2FFG1930I XC7VX690T-2FFG1930I XC7VX690T-2FFG1930I XC7VX690T-2FFG1930I Who has it?...
17310032580 Altera SoC
STEVAL-MKI109V3 test LIS25BA
Connect the LIS25BA FPC evaluation board to the STEVAL-MKI109V3 using the following wiring diagramUse the latest version of Unico software, find steval-mki211v1k(lis25ba) and select Select DeviceAfter...
littleshrimp MEMS sensors
Calibration/calibration of medical device products
Calibration/calibration of medical device products1. Calibration is not the same as calibration, and it is not to be calibrated by a metrology institute or a third party! 2. How to calibrate in vitro ...
QWE4562009 Medical Electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号