EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT70P3307S233RM

Description
1024K/512K x18 SYNCHRONOUS DUAL QDR-II
File Size612KB,20 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

IDT70P3307S233RM Overview

1024K/512K x18 SYNCHRONOUS DUAL QDR-II

1024K/512K x18
SYNCHRONOUS
DUAL QDR-II
TM
®
PRELIMINARY DATASHEET
IDT70P3307
IDT70P3337
Features
18Mb Density (1024K x 18)
– Also available 9Mb Density
(512K x 18)
QDR-II x 18 Burst-of-2 Interface
– Commercial: 233MHz, 250MHz
Separate, Independent Read and Write Data Ports
– Supports concurrent transactions
Dual Echo Clock Output
Two-Word Burst on all DPRAM accesses
DDR (Double Data Rate) Multiplexed Address Bus
– One Read and One Write request per clock cycle
DDR (Double Data Rate) Data Buses
– Four word burst data (Two Read and Two Write) per clock on
each port
– Four word transfers per clock cycle per port (four word bursts
on 2 ports)
Port Enable pins (E
0
,E
1
) for depth expansion
Dual Echo Clock Output with DLL-based phase alignment
High Speed Transceiver Logic inputs that can be scaled to
receive signals from 1.4V to 1.9V
Scalable output drivers
– Drives HSTL, 1.8V TTL or any voltage level from 1.4V to 1.9V
– Output impedance adjustable from 35 ohms to 70 ohms
1.8V Core Voltage (V
DD
)
576-ball Flip Chip BGA (25mm x 25mm, 1.0mm ball pitch)
JTAG Interface - IEEE 1149.1 Compliant
Functional Block Diagram
V
REFL
E
P[1:0]
E
L[1:0]
WRITE
REGISTER
WRITE
REGISTER
V
REFR
E
R[1:0]
D
0 L -
D
1 7 L
K
L
K
L
LEFT PORT
DATA
REGISTER
AND LOGIC
K
L
ZQ
L
(1)
Q
0 L -
Q
1 7 L
CQ
L
,
C Q
L
WRITE DRIVER
RIGHT PORT
DATA
REGISTER
AND LOGIC
K
R
SELECT OUTPUT
D
0 R -
D
1 7 R
K
R
K
R
OUTPUT REGISTER
OUTPUT REGISTER
OUTPUT BUFFER
OUTPUT BUFFER
SELECT OUTPUT
SENSE AMPS
SENSE AMPS
ZQ
R
(1)
Q
0 R -
Q
1 7 R
CQ
R
,
C Q
R
MUX
K
L
C
L
MUX
1024/512K x 18
MEMORY
ARRAY
K
R
C
R
A
0L-
A
18L
(2)
R
L
W
L
BW
0 L -
BW
1 L
LEFT PORT
ADDRESS
REGISTER
AND LOGIC
C
L
,
C
L
OR
K
L
,
K
L
C
R
,
C
R
OR
K
R
,
K
R
ADDRESS DECODE
RIGHT PORT
ADDRESS
REGISTER
AND LOGIC
A
0R-
A
18R
(2)
R
R
W
R
0 R -
BW
1 R
BW
K
R
K
R
K
L
K
L
TCK
TMS
TR ST
TDI
V
REF
L
TDO
JTAG
6725 drw01
V
REF
R
NOTES:
1. Input pin to adjust the device outputs to the system data bus impedance.
2. Address A
18
is a INC for IDT70P3337. Disabled input pin (Diode tied to V
DD
and V
SS
).
January 29, 2009
©2008
Integrated Device Technology, Inc. All rights reserved. Advanced Datasheet for informational purposes only. Product specifications subject to change without notice.
NOT AN OFFER FOR SALE
The information
presented herein is subject to a Non-Disclosure Agreement (NDA) and is for planning purposes only. Nothing contained in this presentation, whether verbal or written, is intended as, or shall have the effect of, a sale
or an offer for sale that creates a contractual power of acceptance. "QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semicondor, IDT, and Micron Tecnology, Inc."
DSC-6725/1

IDT70P3307S233RM Related Products

IDT70P3307S233RM IDT70P3307 IDT70P3307S250RM IDT70P3307S250RMI IDT70P3337 IDT70P3337S250RM IDT70P3337S233RM IDT70P3307S233RMI IDT70P3337S250RMI IDT70P3337S233RMI
Description 1024K/512K x18 SYNCHRONOUS DUAL QDR-II 1024K/512K x18 SYNCHRONOUS DUAL QDR-II 1024K/512K x18 SYNCHRONOUS DUAL QDR-II 1024K/512K x18 SYNCHRONOUS DUAL QDR-II 1024K/512K x18 SYNCHRONOUS DUAL QDR-II 1024K/512K x18 SYNCHRONOUS DUAL QDR-II 1024K/512K x18 SYNCHRONOUS DUAL QDR-II 1024K/512K x18 SYNCHRONOUS DUAL QDR-II 1024K/512K x18 SYNCHRONOUS DUAL QDR-II 1024K/512K x18 SYNCHRONOUS DUAL QDR-II

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号