EEWORLDEEWORLDEEWORLD

Part Number

Search

XC4085XL-1BG560I

Description
Field Programmable Gate Array, 3136 CLBs, 55000 Gates, 200MHz, 3136-Cell, CMOS, PBGA560, PLASTIC, BGA-560
CategoryProgrammable logic devices    Programmable logic   
File Size566KB,68 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

XC4085XL-1BG560I Overview

Field Programmable Gate Array, 3136 CLBs, 55000 Gates, 200MHz, 3136-Cell, CMOS, PBGA560, PLASTIC, BGA-560

XC4085XL-1BG560I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Objectid1496208276
Parts packaging codeBGA
package instructionPLASTIC, BGA-560
Contacts560
Reach Compliance Codenot_compliant
Other featuresMAX USABLE 85000 LOGIC GATES
maximum clock frequency200 MHz
Combined latency of CLB-Max1.3 ns
JESD-30 codeS-PBGA-B560
JESD-609 codee0
length42.5 mm
Humidity sensitivity level3
Configurable number of logic blocks3136
Equivalent number of gates55000
Number of entries448
Number of logical units3136
Output times448
Number of terminals560
organize3136 CLBS, 55000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA560,33X33,50
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius)225
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.7 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width42.5 mm
Product Obsolete or Under Obsolescence
0
R
XC4000E and XC4000X Series Field
Programmable Gate Arrays
0
0*
May 14, 1999 (Version 1.6)
Product Specification
XC4000E and XC4000X Series
Features
Note:
Information in this data sheet covers the XC4000E,
XC4000EX, and XC4000XL families. A separate data sheet
covers the XC4000XLA and XC4000XV families. Electrical
Specifications and package/pin information are covered in
separate sections for each family to make the information
easier to access, review, and print. For access to these sec-
tions, see the Xilinx web site at
http://www.xilinx.com/xlnx/xweb/xil_publications_index.jsp
System featured Field-Programmable Gate Arrays
- SelectRAM
TM
memory: on-chip ultra-fast RAM with
- synchronous write option
- dual-port RAM option
- Fully PCI compliant (speed grades -2 and faster)
- Abundant flip-flops
- Flexible function generators
- Dedicated high-speed carry logic
- Wide edge decoders on each edge
- Hierarchy of interconnect lines
- Internal 3-state bus capability
- Eight global low-skew clock or signal distribution
networks
System Performance beyond 80 MHz
Flexible Array Architecture
Low Power Segmented Routing Architecture
Systems-Oriented Features
- IEEE 1149.1-compatible boundary scan logic
support
- Individually programmable output slew rate
- Programmable input pull-up or pull-down resistors
- 12 mA sink current per XC4000E output
Configured by Loading Binary File
- Unlimited re-programmability
Read Back Capability
- Program verification
- Internal node observability
Backward Compatible with XC4000 Devices
Development System runs on most common computer
platforms
- Interfaces to popular design environments
- Fully automatic mapping, placement and routing
- Interactive design editor for design optimization
Low-Voltage Versions Available
• Low-Voltage Devices Function at 3.0 - 3.6 Volts
• XC4000XL: High Performance Low-Voltage Versions of
XC4000EX devices
Additional XC4000X Series Features
High Performance — 3.3 V XC4000XL
High Capacity — Over 180,000 Usable Gates
5 V tolerant I/Os on XC4000XL
0.35
µm
SRAM process for XC4000XL
Additional Routing Over XC4000E
- almost twice the routing capacity for high-density
designs
Buffered Interconnect for Maximum Speed Blocks
Improved VersaRing
TM
I/O Interconnect for Better Fixed
Pinout Flexibility
12 mA Sink Current Per XC4000X Output
Flexible New High-Speed Clock Network
- Eight additional Early Buffers for shorter clock delays
- Virtually unlimited number of clock signals
Optional Multiplexer or 2-input Function Generator on
Device Outputs
Four Additional Address Bits in Master Parallel
Configuration Mode
0
6
Introduction
XC4000 Series high-performance, high-capacity Field Pro-
grammable Gate Arrays (FPGAs) provide the benefits of
custom CMOS VLSI, while avoiding the initial cost, long
development cycle, and inherent risk of a conventional
masked gate array.
The result of thirteen years of FPGA design experience and
feedback from thousands of customers, these FPGAs com-
bine architectural versatility, on-chip Select-RAM memory
with edge-triggered and dual-port modes, increased
speed, abundant routing resources, and new, sophisticated
software to achieve fully automated implementation of
complex, high-density, high-performance designs.
The XC4000E and XC4000X Series currently have 20
members, as shown in
Table 1.
May 14, 1999 (Version 1.6)
6-5
[Chuanglong Technology Allwinner A40i Development Board] C and Python Development Experience
Preface For an industrial control board, we generally consider the convenience of secondary development, the friendliness of the development environment, and the completeness of relevant information. ...
qinyunti Domestic Chip Exchange
How should ferrite beads be used and how should they be selected for gate drive circuits?
Noise is a constant problem for high-speed circuits. Whether it is noise on the power rail or the gate of the power FET, it can cause abnormal or even irreparable damage. Ferrite beads are one of the ...
qwqwqw2088 Power technology
TriQuint and RFMD have merged to form Qorvo, a new global leader in RF solutions.
This content is originally created by btty038, a user of EEWORLD forum. If you want to reprint or use it for commercial purposes, you must obtain the author’s consent and indicate the source....
btty038 RF/Wirelessly
Summary of wifi7 popular science posts
WiFi 7 specs, features and release date WiFi7 is here! What is WiFi 7 and when will it be available? What is WiFi 7? WiFi7 is launched, there is gold in the track Introduction to the future of WIFI 7 ...
btty038 RF/Wirelessly
Blood oxygen saturation is detected by receiving the energy ratio of infrared light and red light, and then it can be calculated by adding an algorithm. Then the heart rate...
Blood oxygen saturation is detected by receiving the energy ratio of infrared light and red light, and then it can be calculated by adding an algorithm. So how is heart rate detection achieved? What a...
QWE4562009 Discrete Device
[Fudan Micro FM33LG0 Series Development Board Review] Compile and Download
[i=s]This post was last edited by Beifang on 2021-11-26 10:35[/i][index][#1]1. GPIO project code analysis[#2]2. Project compilation 3. Download thecode1. GPIO project code analysis No matter east, wes...
北方 Domestic Chip Exchange

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号