EEWORLDEEWORLDEEWORLD

Part Number

Search

P0805E5420BGE4

Description
Fixed Resistor, Thin Film, 0.2W, 542ohm, 150V, 0.1% +/-Tol, -25,25ppm/Cel, 0805,
CategoryPassive components    The resistor   
File Size121KB,9 Pages
ManufacturerVishay
Websitehttp://www.vishay.com
Environmental Compliance
Download Datasheet Parametric View All

P0805E5420BGE4 Overview

Fixed Resistor, Thin Film, 0.2W, 542ohm, 150V, 0.1% +/-Tol, -25,25ppm/Cel, 0805,

P0805E5420BGE4 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Objectid702342443
Reach Compliance Codecompliant
Country Of OriginFrance
ECCN codeEAR99
YTEOL8.2
structureChip
JESD-609 codee4
Number of terminals2
Maximum operating temperature155 °C
Minimum operating temperature-55 °C
Package height0.5 mm
Package length1.91 mm
Package formSMT
Package width1.27 mm
method of packingWaffle Pack
Rated power dissipation(P)0.2 W
GuidelineMIL-PRF-55342G
resistance542 Ω
Resistor typeFIXED RESISTOR
seriesP0805
size code0805
technologyTHIN FILM
Temperature Coefficient25 ppm/°C
Terminal surfaceGold (Au) - with Nickel (Ni) barrier
Tolerance0.1%
Operating Voltage150 V
P
www.vishay.com
Vishay Sfernice
High Precision Wraparound - Wide Ohmic Value Range
Thin Film Chip Resistors
FEATURES
• Load life stability at ± 70 °C for 2000 h:
0.1 % under Pn/0.05 % under Pd
• Low temperature coefficient down to
5 ppm/°C
(- 55 °C; + 155 °C)
• Very low noise < - 35 dB and voltage coefficient
< 0.01 ppm/V
• Wide resistance range: 10
to 76 M
depending on size
• Tolerances to
± 0.01 %
For low noise and precision applications, superior stability,
low temperature coefficient of resistance, and low voltage
coefficient, Vishay Sfernice’s proven precision thin film
wraparound
resistors
exceed
requirements
of
MIL-PRF-55342G characteristics Y ± 10 ppm/°C (- 55 °C;
+ 155 °C) down to ± 5 ppm/°C (- 55 °C; + 155 °C).
• In lot tracking
5 ppm/°C
• Termination: Thin film technology
• Gold plated or pre-tinned terminations over nickel barrier
• Short circuits (jumpers) r < 50 mR, I < 2 A, see PZR
datasheet (www.vishay.com/doc?53053)
• SMD wraparound terminations
• Withstand moisture resistance test of AEC-Q200
• Compliant to RoHS Directive 2002/95/EC
Notes
*
Pb containing terminations are not RoHS compliant, exemptions
may apply
**
Please see document “Vishay Material Category Policy”:
www.vishay.com/doc?99902
DIMENSIONS
in millimeters (inches)
A
D
D
C
B
E
E
A
CASE SIZE
MAX. TOL.
+ 0.152 (+ 0.006)
MIN. TOL.
- 0.152 (- 0.006)
NOMINAL
0302
0402
0505
0603
0705/0805
1005
1206
1505
2010
0.75 (0.029)
1.00 (0.039)
1.27 (0.005)
1.52 (0.060)
1.91 (0.075)
2.54 (0.100)
3.06 (0.120)
3.81 (0.150)
5.08 (0.200)
B
MAX. TOL.
+ 0.127 (+ 0.005)
MIN. TOL.
- 0.127 (- 0.005)
NOMINAL
0.60 (0.024)
0.60 (0.024)
1.27 (0.050)
0.85 (0.033)
1.27 (0.050)
1.27 (0.050)
1.60 (0.063)
1.32 (0.052)
2.54 (0.100)
0.40 (0.016)
0.48 (0.019)
0.5 (0.02)
± 0.127 (0.005)
0.38 (0.015)
0.13 (0.005)
C
NOMINAL
0.15 (0.006)
0.25 (0.010)
D/E
TOLERANCE
0.08 (0.003)
0.1 (0.004)
Note
• Case size 2512 under development. Please consult Vishay Sfernice.
Revision: 08-Sep-11
1
For technical questions, contact:
sfer@vishay.com
Document Number: 53017
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
All future ESP32 SoCs will be based on RISC-V
Espressif CEO and President Swee-Ann Teo confirmed that all future ESP32 microcontrollers will be based on RISC-V instead of Xtensa “unless we have some special requirements that I don’t see right now...
dcexpert DIY/Open Source Hardware
Lead Angle/Conduction Angle of Brushless DC Motor
Author: Garrick Dai In the control of brushless DC motors (BLDC), Lead Angle is often used, whether for sensored or sensorless motors. Because the motor coil is an inductive load, the current in the c...
alan000345 TI Technology Forum
FIR filter design based on FPGA (source code download attached)
[b][color=rgb(51, 51, 51)][font=宋体][size=14pt]1.1 [/size][/font][/color][b][color=rgb(51, 51, 51)][font=宋体][size=14pt]Top-level interface[/size][/font][/color][/b][/b]Full source code and full article...
njiggih FPGA/CPLD
The timing relationship between voltage and current lead and lag
[table=98%,rgb(222, 240, 251)] [tr][td]https://mp.weixin.qq.com/s?__biz=MjM5MTg2OTg4Nw==&mid=2655926987&idx=2&sn=2df53cbeae440ec319dad1d3658d3112&chksm=bd14641b8a63ed0dc6258c171b5f4ba58afbec6e302eb4d0...
QWE4562009 Integrated technical exchanges
NE555 Internal Structure
Internal structure diagram of 555 timerHD pictures...
dcexpert MicroPython Open Source section
PADS Packaging
I would like to ask, when PADS creates a package, how can I change a large pad into 4 small ones for window opening? For example, the original pad is 4*4mm, and I need to divide it into 4 1.8*1.8mm sq...
Hurricane_csz PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号