EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVQ86SCX

Description
IC gate xor 4ch 2-inp 14-soic
Categorylogic    logic   
File Size49KB,5 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

74LVQ86SCX Online Shopping

Suppliers Part Number Price MOQ In stock  
74LVQ86SCX - - View Buy Now

74LVQ86SCX Overview

IC gate xor 4ch 2-inp 14-soic

74LVQ86SCX Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerFairchild
Parts packaging codeSOIC
package instruction0.150 INCH, MS-012, SOIC-14
Contacts14
Reach Compliance Codeunknown
Is SamacsysN
seriesLVQ
JESD-30 codeR-PDSO-G14
JESD-609 codee3
length8.65 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeXOR GATE
MaximumI(ol)0.012 A
Humidity sensitivity level1
Number of functions4
Number of entries2
Number of terminals14
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP14,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
method of packingTAPE AND REEL
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Prop。Delay @ Nom-Sup12.5 ns
propagation delay (tpd)18 ns
Certification statusNot Qualified
Schmitt triggerNO
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)2 V
Nominal supply voltage (Vsup)2.7 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width3.9 mm
Base Number Matches1
74LVQ86 Low Voltage Quad 2-Input Exclusive-OR Gate
February 1992
Revised June 2003
74LVQ86
Low Voltage Quad 2-Input Exclusive-OR Gate
General Description
The LVQ86 contains four 2-input exclusive-OR gates.
Features
s
Ideal for low power/low noise 3.3V applications
s
Guaranteed simultaneous switching noise level and
dynamic threshold performance
s
Guaranteed pin-to-pin skew AC performance
s
Guaranteed incident wave switching into 75
Ordering Code:
Order Number
74LVQ86SC
74LVQ86SJ
Package Number
M14A
M14D
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Logic Symbol
IEEE/IEC
Connection Diagram
Pin Descriptions
Pin Names
A
0
–A
3
B
0
–B
3
O
0
–O
3
Description
Inputs
Inputs
Outputs
© 2003 Fairchild Semiconductor Corporation
DS011348
www.fairchildsemi.com

74LVQ86SCX Related Products

74LVQ86SCX 74LVQ86SJX
Description IC gate xor 4ch 2-inp 14-soic IC gate xor 4ch 2-inp 14-soic
Is it Rohs certified? conform to conform to
Maker Fairchild Fairchild
Parts packaging code SOIC SOIC
package instruction 0.150 INCH, MS-012, SOIC-14 5.30 MM, EIAJ TYPE2, SOP-14
Contacts 14 14
Reach Compliance Code unknown compliant
Is Samacsys N N
series LVQ LVQ
JESD-30 code R-PDSO-G14 R-PDSO-G14
JESD-609 code e3 e3
length 8.65 mm 10.2 mm
Load capacitance (CL) 50 pF 50 pF
Logic integrated circuit type XOR GATE XOR GATE
MaximumI(ol) 0.012 A 0.012 A
Humidity sensitivity level 1 1
Number of functions 4 4
Number of entries 2 2
Number of terminals 14 14
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP SOP
Encapsulate equivalent code SOP14,.25 SOP14,.3
Package shape RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE
method of packing TAPE AND REEL TAPE AND REEL
Peak Reflow Temperature (Celsius) 260 260
power supply 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 12.5 ns 12.5 ns
propagation delay (tpd) 18 ns 18 ns
Certification status Not Qualified Not Qualified
Schmitt trigger NO NO
Maximum seat height 1.75 mm 2.1 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V
Minimum supply voltage (Vsup) 2 V 2 V
Nominal supply voltage (Vsup) 2.7 V 2.7 V
surface mount YES YES
technology CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface Matte Tin (Sn) Matte Tin (Sn)
Terminal form GULL WING GULL WING
Terminal pitch 1.27 mm 1.27 mm
Terminal location DUAL DUAL
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED
width 3.9 mm 5.3 mm
Base Number Matches 1 1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号