EEWORLDEEWORLDEEWORLD

Part Number

Search

74ACTQ16374MTD_Q

Description
Trigger 16-bit D flip-flop
Categorysemiconductor    Other integrated circuit (IC)   
File Size105KB,8 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric Compare View All

74ACTQ16374MTD_Q Overview

Trigger 16-bit D flip-flop

74ACTQ16374MTD_Q Parametric

Parameter NameAttribute value
MakerFairchild
RoHSno
Number of circuitsSingle
logic series74ACT
logical typeD-Type Flip-Flops
Maximum operating temperature85 C
Installation styleSMD/SMT
Package/boxTSSOP-48
EncapsulationTube
Minimum operating temperature- 40 C
Number of output lines0
74ACTQ16373 16-Bit Transparent Latch with 3-STATE Outputs
June 1991
Revised May 2005
74ACTQ16373
16-Bit Transparent Latch with 3-STATE Outputs
General Description
The ACTQ16373 contains sixteen non-inverting latches
with 3-STATE outputs and is intended for bus oriented
applications. The device is byte controlled. The flip-flops
appear transparent to the data when the Latch Enable (LE)
is HIGH. When LE is low, the data that meets the setup
time is latched. Data appears on the bus when the Output
Enable (OE) is LOW. When OE is HIGH, the outputs are in
high Z state. The ACTQ16373 utilizes Fairchild’s Quiet
Series
¥
technology to guarantee quiet output switching
and improved dynamic threshold performance. FACT Quiet
Series
¥
features GTO
¥
output control for superior perfor-
mance.
Features
s
Utilizes Fairchild FACT Quiet Series technology
s
Guaranteed simultaneous switching noise level and
dynamic threshold performance
s
Guaranteed pin-to-pin output skew
s
Separate control logic for each byte
s
16-bit version of the ACTQ373
s
Outputs source/sink 24 mA
s
Additional specs for Multiple Output Switching
s
Output Loading specs for both 50 pF and 250 pF loads
Ordering Code:
Order Number
74ACTQ16373SSC
74ACTQ16373MTD
Package Number
MS48A
MTD48
Package Description
48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Logic Symbol
Connection Diagram
Pin Descriptions
Pin Names
OE
n
LE
n
I
0
–I
15
O
0
–O
15
Description
Output Enable Input (Active LOW)
Latch Enable Input
Inputs
Outputs
FACT
¥
, Quiet Series
¥
, FACT Quiet Series
¥
, and GTO
¥
are trademarks of Fairchild Semiconductor Corporation.
© 2005 Fairchild Semiconductor Corporation
DS010934
www.fairchildsemi.com

74ACTQ16374MTD_Q Related Products

74ACTQ16374MTD_Q 74ACTQ16373MTD_Q 74ACTQ16374SSC_Q 74ACTQ16373SSC_Q 74ACTQ16373SSCX 74ACTQ16373MTDX
Description Trigger 16-bit D flip-flop Latch 16-bit trans latch Trigger 16-bit D flip-flop Latch 16-bit trans latch IC latch transp 16bit 48-ssop IC latch transp 16bit 48tssop
Maker Fairchild Fairchild Fairchild Fairchild Fairchild Fairchild
Maximum operating temperature 85 C 85 C 85 C 85 C 85 °C 85 °C
Minimum operating temperature - 40 C - 40 C - 40 C - 40 C -40 °C -40 °C
RoHS no no no no - -
Number of circuits Single Single Single Single - -
logic series 74ACT 74ACT 74ACT 74ACT - -
logical type D-Type Flip-Flops Transparent Latch D-Type Flip-Flops Transparent Latch - -
Installation style SMD/SMT SMD/SMT SMD/SMT SMD/SMT - -
Package/box TSSOP-48 TSSOP-48 SSOP-48 SSOP-48 - -
Encapsulation Tube Tube Tube Tube - -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号