EEWORLDEEWORLDEEWORLD

Part Number

Search

EP4S100G5F45I3

Description
fpga - field programmable gate array fpga - stratix IV 21248 labs 781 ios
CategoryProgrammable logic devices    Programmable logic   
File Size509KB,22 Pages
ManufacturerAltera (Intel)
Download Datasheet Parametric View All

EP4S100G5F45I3 Online Shopping

Suppliers Part Number Price MOQ In stock  
EP4S100G5F45I3 - - View Buy Now

EP4S100G5F45I3 Overview

fpga - field programmable gate array fpga - stratix IV 21248 labs 781 ios

EP4S100G5F45I3 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerAltera (Intel)
Parts packaging codeBGA
package instructionFBGA-1932
Contacts1932
Reach Compliance Code_compli
ECCN code3A001.A.7.A
maximum clock frequency717 MHz
JESD-30 codeS-PBGA-B
JESD-609 codee0
length45 mm
Humidity sensitivity level4
Configurable number of logic blocks212480
Number of entries781
Number of logical units531200
Output times781
Number of terminals1932
organize212480 CLBS
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA1932,44X44,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)220
power supply0.95,1.2/3,1.5,2.5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.6 mm
Maximum supply voltage0.98 V
Minimum supply voltage0.92 V
Nominal supply voltage0.95 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width45 mm
1. Overview for the Stratix IV Device
Family
September 2012
SIV51001-3.4
SIV51001-3.4
Altera
®
Stratix
®
IV FPGAs deliver a breakthrough level of system bandwidth and
power efficiency for high-end applications, allowing you to innovate without
compromise. Stratix IV FPGAs are based on the Taiwan Semiconductor
Manufacturing Company (TSMC) 40-nm process technology and surpass all other
high-end FPGAs, with the highest logic density, most transceivers, and lowest power
requirements.
The Stratix IV device family contains three optimized variants to meet different
application requirements:
Stratix IV E (Enhanced) FPGAs—up to 813,050 logic elements (LEs), 33,294 kilobits
(Kb) RAM, and 1,288 18 x 18 bit multipliers
Stratix IV GX transceiver FPGAs—up to 531,200 LEs, 27,376 Kb RAM, 1,288
18 x 18-bit multipliers, and 48 full-duplex clock data recovery (CDR)-based
transceivers at up to 8.5 Gbps
Stratix IV GT—up to 531,200 LEs, 27,376 Kb RAM, 1,288 18 x 18-bit multipliers,
and 48 full-duplex CDR-based transceivers at up to 11.3 Gbps
The complete Altera high-end solution includes the lowest risk, lowest total cost path
to volume using HardCopy
®
IV ASICs for all the family variants, a comprehensive
portfolio of application solutions customized for end-markets, and the industry
leading Quartus
®
II software to increase productivity and performance.
f
For information about upcoming Stratix IV device features, refer to the
Upcoming
Stratix IV Device Features
document.
f
For information about changes to the currently published
Stratix IV Device Handbook,
refer to the
Addendum to the Stratix IV Device Handbook
chapter.
This chapter contains the following sections:
“Feature Summary” on page 1–2
“Architecture Features” on page 1–6
“Integrated Software Platform” on page 1–19
“Ordering Information” on page 1–19
© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos
are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at
www.altera.com/common/legal.html.
Altera warrants performance of its
semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and
services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service
described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying
on any published information and before placing orders for products or services.
ISO
9001:2008
Registered
Stratix IV Device Handbook
Volume 1
September 2012
Feedback Subscribe
Recommended fpga entry development board
[i=s]This post was last edited by njiggih on 2018-10-24 12:01[/i] [align=left][font=等线] [/font][/align][align=left][font=等线]I would like to recommend a development board that is good for getting start...
njiggih FPGA/CPLD
Can ultra-wideband really help all industries resume work and production?
Qorvo explains in an article:Proximity sensing is an important safety consideration for many companies returning to work. UWB is the technology of choice for this application, providing the highest ac...
alan000345 RF/Wirelessly
How to perform on-site PIM testing on RF connectors?
PIM in RF connectors is a form of intermodulation distortion that occurs in components that are generally considered linear, such as cables, connectors, and antennas. Field PIM testing is a comprehens...
fish001 Wireless Connectivity
IAR IDE for MSP430, 8051, ARM and other platforms
IAR was used as the development platform for MSP430 for a long time. A few days ago, a wireless monitoring project used Zigbee (CC2530), so I started using IAR as the development platform for 8051. So...
Aguilera Microcontroller MCU
What does damping coefficient mean? What is the damping coefficient KD value?
The power of science and technology is everywhere in our lives. Many things we use in our daily lives are produced because of the high level of science and technology, and these products have been wid...
Jacktang Analogue and Mixed Signal
Experiment 8. Multi-way switch status indication
1.Experimental tasksAs shown in the figure below, P1.0 - P1.3 of the microcontroller are connected to four light-emitting diodes L1 - L4 , and P0.4 - P0.7 are connected to four switches K1 - K4 . The ...
rain MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号