EEWORLDEEWORLDEEWORLD

Part Number

Search

CY3732VP256-200UXC

Description
5V, 3.3V, ISRTM High-Performance CPLDs
File Size1MB,64 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY3732VP256-200UXC Overview

5V, 3.3V, ISRTM High-Performance CPLDs

Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead(Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *D
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised October 25, 2004
Does anyone know a comparison table of shortwave antenna elevation height and propagation distance?
The main ones are dipole antenna and inverted V antenna. The inverted V antenna also has an angle parameter that can be indicated. Please provide a solution and give questions to experts....
yanwi RF/Wirelessly
Share: Should the circuit board use grid copper or solid copper?
1. What is copper cladding?The so-called copper coating is to use the unused space on the circuit board as the reference surface and then fill it with solid copper. These copper areas are also called ...
qwqwqw2088 PCB Design
Highlight Review丨What hard-core technologies did ADI showcase at IMS 2019? Come and find out~
Original video link: https://ez.analog.com/cn/other/f/forum/114083/ims-2019-adi The American Microwave Technology Show ( IMS) is known as the world's largest gathering place for RF and microwave profe...
电路艺术 Analog electronics
Google Protobuf 库
Key features of Google Protobuf implementation in MicroPython 1.17+ :KISS and ideomatic code base Embedded code (including automatically generated) should be as small and fast as possible Pure Python ...
dcexpert MicroPython Open Source section
EEWORLD University ---- Wildfire LwIP Application Development Practical Guide
WildFire LwIP Application Development Practical Guide : https://training.eeworld.com.cn/course/5355With LwIP source code as the core, this course explains the implementation of the TCP/IP protocol sta...
JFET MCU
Compile QT5.6.0
tar -xvf ~/imx6/4.1/gcc-linaro-5.3-2016.02-x86_64_ARM-linux-gnueabihf.tar.xz export ARCH=arm export CROSS_COMPILE=/home/linyn/imx6/4.1/gcc-linaro-5.3-2016.02-x86_64_arm-linux-gnueabihf/bin/arm-linux-g...
明远智睿Lan Industrial Control Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号