EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1371DV25-133AXC

Description
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL™ Architecture
File Size441KB,28 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1371DV25-133AXC Overview

18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL™ Architecture

CY7C1371DV25
CY7C1373DV25
18-Mbit (512K x 36/1M x 18)
Flow-Through SRAM with NoBL™ Architecture
Features
No Bus Latency™ (NoBL™) architecture eliminates
dead cycles between write and read cycles
• Can support up to 133-MHz bus operations with zero
wait states
— Data is transferred on every clock
• Pin compatible and functionally equivalent to ZBT™
devices
• Internally self-timed output buffer control to eliminate
the need to use OE
• Registered inputs for flow-through operation
• Byte Write capability
• 2.5V core power supply (V
DD
)
• 2.5V I/O power supply (V
DDQ
)
• Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
• Clock Enable (CEN) pin to enable clock and suspend
operation
• Synchronous self-timed writes
• Asynchronous Output Enable
• Available in JEDEC-standard lead-free 100-Pin TQFP,
lead-free and non-lead-free 119-Ball BGA and 165- Ball
FBGA package.
• Three chip enables for simple depth expansion
• Automatic Power-down feature available using ZZ
mode or CE deselect
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• Burst Capability—linear or interleaved burst order
• Low standby power
Functional Description
[1]
The CY7C1371DV25/CY7C1373DV25 is a 2.5V, 512K x
36/1M x 18 Synchronous Flow-through Burst SRAM designed
specifically to support unlimited true back-to-back Read/Write
operations without the insertion of wait states. The
CY7C1371DV25/CY7C1373DV25 is equipped with the
advanced No Bus Latency (NoBL) logic required to enable
consecutive Read/Write operations with data being trans-
ferred on every clock cycle. This feature dramatically improves
the throughput of data through the SRAM, especially in
systems that require frequent Write-Read transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. The clock input is qualified by
the Clock Enable (CEN) signal, which when deasserted
suspends operation and extends the previous clock cycle.
Maximum access delay from the clock rise is 6.5 ns (133-MHz
device).
Write operations are controlled by the two or four Byte Write
Select (BW
X
) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output tri-state control. In order to avoid bus
contention, the output drivers are synchronously tri-stated
during the data portion of a write sequence.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
210
70
100 MHz
8.5
175
70
Unit
ns
mA
mA
Notes:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05557 Rev. *D
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 29, 2006
Calculation of stack usage in C2000 DSP
[size=4] For those who work on power electronics software, there is usually not much code in this line, and it often takes several months to adjust a few lines of code, such as grid-connected algorith...
灞波儿奔 DSP and ARM Processors
IRLR024 Output Current
A 100W/200R cement resistor is connected to the J14 load. I checked the power meter and found that the load power is less than 1W. The voltage given by PC6 is 3.3V. The meter shows that there is a cur...
tangwei8802429 Analog electronics
Bidirectional thyristor circuit wiring problem
As shown in the figure, the wiring method of the bidirectional thyristor in the circuit is that because it is bidirectional, I swapped T2 and T1. The thyristor was always in the on state and could not...
大威德su Switching Power Supply Study Group
"Goodbye 2019, Hello 2020" + The wind and clouds are free and happy
First of all, I wish you all a happy Chinese New Year. This year can actually be described as "turbulent". Electronic technology and chips have become the top search terms in 2019. Every fluctuation i...
北方 Talking
A simple question for help
How to use NE555 to build a square wave signal with a duty cycle of 50%, a signal amplitude of -5V~+5V, and an adjustable frequency (1khz~50khz). I have only learned the basics of circuit analysis and...
黑魔仙石丽丽 Analog electronics
The power problem of the series resistance of the atomizer heating wire
As shown in the picture, the actual boost voltage of the ME2139 DC-DC boost IC I used is 4.8V, and the current it can withstand is 2.5A. There is a series heating wire (2.5R) in the COIL, and I connec...
whatkylo Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号