EEWORLDEEWORLDEEWORLD

Part Number

Search

ASM3I1819DSR

Description
Clock Generator, 40MHz, CMOS, PDSO8, SOIC-8
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size245KB,8 Pages
ManufacturerALSC [Alliance Semiconductor Corporation]
Download Datasheet Parametric View All

ASM3I1819DSR Overview

Clock Generator, 40MHz, CMOS, PDSO8, SOIC-8

ASM3I1819DSR Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerALSC [Alliance Semiconductor Corporation]
Parts packaging codeSOIC
package instructionSOP, SOP8,.25
Contacts8
Reach Compliance Codeunknown
ECCN codeEAR99
Is SamacsysN
JESD-30 codeR-PDSO-G8
JESD-609 codee0
length4.92 mm
Number of terminals8
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Maximum output clock frequency40 MHz
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP8,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3 V
Master clock/crystal nominal frequency40 MHz
Certification statusNot Qualified
Maximum seat height1.8 mm
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width3.95 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, OTHER
Base Number Matches1
October 2003
rev 1.0
Peak Reducing EMI Solution
Features
FCC approved method of EMI
attenuation.
Provides up to 15dB EMI reduction.
Generates a low EMI spread spectrum
clock and a non-spread reference clock
of the input frequency.
Optimized for frequency range from
20MHz to 40MHz.
Internal loop filter minimizes external
components and board space.
Selectable spread options: Down and
Center Spread.
Low inherent cycle-to-cycle jitter.
ASM3P1819A-H
Eight Spread % Selections:
o
± 0.625% to –3.5%.
3.3V operating voltage.
CMOS/TTL compatible inputs and
outputs.
Low-power CMOS design.
Supports notebook VGA and other LCD
timing controller applications.
Power down function for mobile
application.
Products are available for industrial
temperature range.
Available in 8-pin SOIC and TSSOP
packages.
Product Description
The ASM3P1819x is a versatile spread
spectrum
frequency
modulator
designed
specifically for input clock frequencies from
20MHz to 40MHz. The ASM3P1819x can
generate an EMI reduced clock form an OSC or
a system-generated clock. The ASM3P1819x
offers Down and Center spread options with
different percentage deviations.
(Refer Spread
Deviation Selections Table.)
The ASM3P1819x reduces electromagnetic
interference (EMI) at the clock source, allowing
system wide reduction of EMI of down stream
clock and data dependent signals. The
ASM3P1819x allows significant system cost
savings by reducing the number of circuit board
layers and shielding that are traditionally
required to pass EMI regulations.
The ASM3P1819x modulates the output of a
single PLL in order to “spread” the bandwidth of
a synthesized clock, thereby decreasing the
peak amplitudes of its harmonics. This results in
significantly lower system EMI compared to the
typical narrow band signal produced by
oscillators and most clock generators. Lowering
EMI by increasing a signal’s bandwidth is called
spread spectrum clock generation.
The ASM3P1819x uses the most efficient and
optimized modulation profile approved by the
FCC and is implemented by using a proprietary
all-digital method.
Applications
The ASM3P1819x is targeted towards EMI
management for memory and LVDS interfaces
in mobile graphic chipsets and high-speed digital
applications such as PC peripheral devices,
consumer electronics, and embedded controller
systems.
Alliance Semiconductor
2595, Augustine Drive
Santa Clara
CA 95054
Tel 408 855 4900
Fax 408 855 4999
www.alsc.com
Notice: The information in this document is subject to change without notice.
A brief discussion on power management and application (Part 2)
The following is a brief introduction to the main settings related to power management, taking AWARD BIOS as an example. Entering the POWER MANAGEMENT SET UP menu generally has the following options: ...
zbz0529 Power technology
Common Problems in RF Circuit Design
[size=4][color=#000000][backcolor=white]1. Interference between digital circuit modules and analog circuit modules[/backcolor][/color][/size] [size=4][color=#000000][backcolor=white] [/backcolor][/col...
fish001 Wireless Connectivity
Execution process before keil main
After the hardware is reset, the first step is to execute the reset handler. The entry of this program is in the startup code (by default). Here is an excerpt of the reset processing entry code of cor...
Aguilera Microcontroller MCU
Principles and Applications of FPGA and Specialized DSP
[size=4]An FIR filter (Figure 1) stores a series of n data elements, each delayed by one additional cycle. Typically, these data elements are called branches. Each branch is multiplied by a coefficien...
Aguilera DSP and ARM Processors
Bode Plotter usage diagram in multisim
...
bqgup Innovation Lab
Use Burn in software to test and vibration test the hard disk and a temperature alarm appears
When the computer was tested using the burn in software, when a certain level of vibration was applied to the computer, the hard disk reported a transient temperature problem, with the highest tempera...
jhon~~ Test/Measurement

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号