EEWORLDEEWORLDEEWORLD

Part Number

Search

XC4006E-3PQG160I

Description
Field Programmable Gate Array, 256 CLBs, 4000 Gates, 125MHz, CMOS, PQFP160, PLASTIC, QFP-160
CategoryProgrammable logic devices    Programmable logic   
File Size566KB,68 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Environmental Compliance  
Download Datasheet Parametric View All

XC4006E-3PQG160I Overview

Field Programmable Gate Array, 256 CLBs, 4000 Gates, 125MHz, CMOS, PQFP160, PLASTIC, QFP-160

XC4006E-3PQG160I Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Objectid2025414702
Parts packaging codeQFP
package instructionQFP,
Contacts160
Reach Compliance Codecompliant
Other featuresMAX USABLE 6000 LOGIC GATES
maximum clock frequency125 MHz
Combined latency of CLB-Max2 ns
JESD-30 codeS-PQFP-G160
JESD-609 codee3
length28 mm
Humidity sensitivity level3
Configurable number of logic blocks256
Equivalent number of gates4000
Number of terminals160
organize256 CLBS, 4000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)245
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width28 mm
Product Obsolete or Under Obsolescence
0
R
XC4000E and XC4000X Series Field
Programmable Gate Arrays
0
0*
May 14, 1999 (Version 1.6)
Product Specification
XC4000E and XC4000X Series
Features
Note:
Information in this data sheet covers the XC4000E,
XC4000EX, and XC4000XL families. A separate data sheet
covers the XC4000XLA and XC4000XV families. Electrical
Specifications and package/pin information are covered in
separate sections for each family to make the information
easier to access, review, and print. For access to these sec-
tions, see the Xilinx web site at
http://www.xilinx.com/xlnx/xweb/xil_publications_index.jsp
System featured Field-Programmable Gate Arrays
- SelectRAM
TM
memory: on-chip ultra-fast RAM with
- synchronous write option
- dual-port RAM option
- Fully PCI compliant (speed grades -2 and faster)
- Abundant flip-flops
- Flexible function generators
- Dedicated high-speed carry logic
- Wide edge decoders on each edge
- Hierarchy of interconnect lines
- Internal 3-state bus capability
- Eight global low-skew clock or signal distribution
networks
System Performance beyond 80 MHz
Flexible Array Architecture
Low Power Segmented Routing Architecture
Systems-Oriented Features
- IEEE 1149.1-compatible boundary scan logic
support
- Individually programmable output slew rate
- Programmable input pull-up or pull-down resistors
- 12 mA sink current per XC4000E output
Configured by Loading Binary File
- Unlimited re-programmability
Read Back Capability
- Program verification
- Internal node observability
Backward Compatible with XC4000 Devices
Development System runs on most common computer
platforms
- Interfaces to popular design environments
- Fully automatic mapping, placement and routing
- Interactive design editor for design optimization
Low-Voltage Versions Available
• Low-Voltage Devices Function at 3.0 - 3.6 Volts
• XC4000XL: High Performance Low-Voltage Versions of
XC4000EX devices
Additional XC4000X Series Features
High Performance — 3.3 V XC4000XL
High Capacity — Over 180,000 Usable Gates
5 V tolerant I/Os on XC4000XL
0.35
µm
SRAM process for XC4000XL
Additional Routing Over XC4000E
- almost twice the routing capacity for high-density
designs
Buffered Interconnect for Maximum Speed Blocks
Improved VersaRing
TM
I/O Interconnect for Better Fixed
Pinout Flexibility
12 mA Sink Current Per XC4000X Output
Flexible New High-Speed Clock Network
- Eight additional Early Buffers for shorter clock delays
- Virtually unlimited number of clock signals
Optional Multiplexer or 2-input Function Generator on
Device Outputs
Four Additional Address Bits in Master Parallel
Configuration Mode
0
6
Introduction
XC4000 Series high-performance, high-capacity Field Pro-
grammable Gate Arrays (FPGAs) provide the benefits of
custom CMOS VLSI, while avoiding the initial cost, long
development cycle, and inherent risk of a conventional
masked gate array.
The result of thirteen years of FPGA design experience and
feedback from thousands of customers, these FPGAs com-
bine architectural versatility, on-chip Select-RAM memory
with edge-triggered and dual-port modes, increased
speed, abundant routing resources, and new, sophisticated
software to achieve fully automated implementation of
complex, high-density, high-performance designs.
The XC4000E and XC4000X Series currently have 20
members, as shown in
Table 1.
May 14, 1999 (Version 1.6)
6-5
How big is the driving capability of the DSP chip?
DSP has strong driving capability and can connect more than 8 standard TTL gates without adding a driver.Common problems in debugging TMS320C2000 series?1) It can run in single step, but always return...
fish001 DSP and ARM Processors
Analysis and solution of temperature rise factors of CITIC Hua circuit board
The heat generated by electronic equipment during operation causes the internal temperature of the equipment to rise rapidly. If the heat is not dissipated in time, the temperature of the equipment wi...
中信华 PCB Design
MSP430AFE235
I plan to use MSP430AFE235, is there anyone who can help me design it?...
大度DSY Microcontroller MCU
[RVB2601 Creative Application Development] Three-in-one OLED display for calendar, time, temperature and humidity
1. OLED displays ASCII. (1) Create ASCII dot matrix code. I used the software PCtoLCD2002.exe to generate the ASCII dot codes. I put them into a two-dimensional figure, saved them in a font.h file, an...
anni_zzg XuanTie RISC-V Activity Zone
GD32E103 eval board download error
First, an unboxing photo:When I use the onboard downloader to download, the following error occurs. The onboard downloader seems to support jtab and sw modes, and I have tried both. The program does n...
tinnu GD32 MCU
EEWORLD University - Brushless Motor Tutorial
Brushless motor tutorial : https://training.eeworld.com.cn/course/6016Brushless Motor Control Tutorial Code Explanation...
Lemontree Industrial Control Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号