EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDP2B41M18A1-400M3I

Description
QDR SRAM, 1MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165
Categorystorage    storage   
File Size583KB,38 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS61QDP2B41M18A1-400M3I Overview

QDR SRAM, 1MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165

IS61QDP2B41M18A1-400M3I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIntegrated Silicon Solution ( ISSI )
package instructionLBGA, BGA165,11X15,40
Reach Compliance Codecompli
Maximum access time0.45 ns
Maximum clock frequency (fCLK)400 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
length17 mm
memory density18874368 bi
Memory IC TypeQDR SRAM
memory width18
Number of functions1
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
power supply1.5/1.8,1.8 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.36 A
Minimum standby current1.7 V
Maximum slew rate1.15 mA
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width15 mm
IS61QDP2B41M18A/A1/A2
IS61QDP2B451236A/A1/A2
1Mx18 , 512Kx36
18Mb QUAD-P (Burst 4) SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
512Kx36 and 1Mx18 configuration available.
On-chip delay-locked loop (DLL) for wide data valid
window.
Separate read and write ports with concurrent read
and write operations.
Synchronous pipeline read with late write operation.
Double data rate (DDR) interface for read and write
input ports.
2.0 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output levels.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT(On-Die Termination) feature is supported
optionally on Input clocks, Data input, and Control
signals.
ADVANCED INFORMATION
AUGUST 2011
DESCRIPTION
The 18Mb IS61QDP2B451236A/A1/A2 and
IS61QDP2B41M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUAD-P (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K clock (starting 2.0 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the third and fourth rising
edges of the K# clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
5/12/2010
1
Visual recognition and tracking
[align=left][color=rgb(51, 51, 51)][font=-apple-system-font, BlinkMacSystemFont, "][size=17px][b]“[/b][b]At the moment the bullet leaves the gun, the wrist shakes rapidly, and the vibration can make t...
MangoTree EE_FPGA Learning Park
i.MX8M Mini Development Board - Multi-core Heterogeneous CPU with Low Power Consumption
Xunwei ITOP-I.MX8M Mini is a development platform developed based on NXP's I.MX8M Mini.We have also made many innovations on the i.MX8M Mini development platform. One important point is that the ITOP-...
遥寄山川 ARM Technology
[TI millimeter wave radar review] + unboxing photos + environment
Unboxing photos + environmentIt's been a while since I received the development board, but I haven't posted anything yet. At the end of the year, the company was busy rehearsing for the annual meeting...
29447945 TI Technology Forum
Super box designed by myself
I plan to combine the things on the desktop into one, and have already integrated Bluetooth speakers, desk lamps, flower pots, humidifiers, USB splitters, and USB charging. With so many things, of cou...
阿迪成都市大 Innovation Lab
Enable cache under DSP
[i=s]This post was last edited by Jacktang on 2020-12-1 21:49[/i]Cache configurationtcf file configuration about cacheMarkdownto open the cache need to open the corresponding MAR,after using TI/BIOS a...
Jacktang DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号