EEWORLDEEWORLDEEWORLD

Part Number

Search

TS(X)PC603EVAU3ML

Description
RISC Microprocessor, 32-Bit, 100MHz, CMOS, CQFP240, CERAMIC, QFP-240
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size632KB,38 Pages
ManufacturerThales Group
Download Datasheet Parametric View All

TS(X)PC603EVAU3ML Overview

RISC Microprocessor, 32-Bit, 100MHz, CMOS, CQFP240, CERAMIC, QFP-240

TS(X)PC603EVAU3ML Parametric

Parameter NameAttribute value
MakerThales Group
Parts packaging codeQFP
package instruction,
Contacts240
Reach Compliance Codeunknown
ECCN code3A001.A.3
Address bus width32
bit size32
boundary scanYES
maximum clock frequency100 MHz
External data bus width64
FormatFLOATING POINT
Integrated cacheYES
JESD-30 codeS-CQFP-G240
low power modeYES
Number of terminals240
Maximum operating temperature110 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
Package shapeSQUARE
Package formFLATPACK
Certification statusNot Qualified
speed100 MHz
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal locationQUAD
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
TSPC603E
PowerPC 603e™ RISC MICROPROCESSOR Family
PID6-603e Specification
DESCRIPTION
The PID6-603e implementation of PC603e (after named 603e)
is a low-power implementation of reduced instruction set com-
puter (RISC) microprocessors PowerPC™ family. The 603e
implements 32-bit effective addresses, integer data types of 8,
16 and 32 bits, and floating-point data types of 32 and 64 bits.
The 603e is a low-power 3.3-volt design and provides four soft-
ware controllable power-saving modes.
The 603e is a superscalar processor capable of issuing and
retiring as many as three instructions per clock. Instructions
can execute out of order for increased performance ; however,
the 603e makes completion appear sequential. The 603e inte-
grates five execution units and is able to execute five instruc-
tions in parallel.
The 603e provides independent on-chip, 16-Kbyte, four-way
set-associative, physically addressed caches for instructions
and data and on-chip instruction and data memory manage-
ment units (MMUs). The MMUs contain 64-entry, two-way set-
associative, data and instruction translation lookaside buffers
that provide support for demand-paged virtual memory
address translation and variable-sized block translation.
The 603e has a selectable 32 or 64-bit data bus and a 32-bit
address bus. The 603e interface protocol allows multiple mas-
ters to complete for system resources through a central exter-
nal arbiter. The 603e supports single-beat and burst data
transfers for memory accesses, and supports memory-
mapped I/O.
The 603e uses an advanced, 3.3-V CMOS process technology
and maintains full interface compatibility with TTL devices.
The 603e integrates in system testability and debugging fea-
tures through JTAG boundary-scan capability.
CERQUAD 240
A suffix
CERQUAD 240
Ceramic Leaded Chip Carrier
MAIN FEATURES
H
2.4 SPECint95, 2.1 SPECfp95 @ 100 MHz (estimated)
H
Superscalar (3 instructions per clock peak).
H
Dual 16KB caches.
H
Selectable bus clock.
H
32-bit compatibility PowerPC implementation.
H
On chip debug support.
H
P
D
typical = 3.2 Watts (100 MHz), full operating conditions.
H
Nap, doze and sleep modes for power savings.
H
Branch folding.
H
64-bit data bus (32-bit data bus option).
H
4-Gbyte direct addressing range.
H
Pipelined single/double precision float unit.
H
H
H
H
IEEE 754 compatible FPU.
IEEE P 1149-1 test mode (JTAG/C0P).
f
int
max = 100/120/133 MHz.
f
bus
max = 66 MHz.
Compatible CMOS input
TTL Output.
G suffix
CBGA 255
Ceramic Ball Grid Array
SCREENING / QUALITY / PACKAGING
This product is manufactured in full compliance with :
H
MIL-STD-883 class B or According to TCS standards
H
Upscreenings based upon TCS standards
H
Full military temperature range (T
c
= -55°C, T
c
= +125°C)
Industrial temperature range (T
c
=
40°C, T
c
= +110°C)
H
V
CC
= 3.3 V
±
5 %.
H
240 pin Cerquad or 255 pin CBGA packages
December1998
1/38
EEWORLD University Hall----TI motor driver chip latest technical advantages and applications
The latest technical advantages and applications of TI motor driver chips : https://training.eeworld.com.cn/course/5240...
hi5 MCU
Open Source Hardware Badge Development Board
Development board with the Open Source Hardware badge.FOSDEM,2020年 https://www.olimex.com/Products/Solderi ... e-hardware...
dcexpert MicroPython Open Source section
2021 National Electronic Design Competition Materials List
[i=s]This post was last edited by bqgup on 2021-7-26 22:53[/i]...
bqgup Electronics Design Contest
【ufun learning】Learning chapter 6: "Basic routine 5 - touch button control-PWM"
[i=s]This post was last edited by 1nnocet- on 2019-7-22 16:39[/i]This content is originally created by EEWORLD forum user 1nnocet- . If you need to reprint or use it for commercial purposes, you must ...
1nnocet- MCU
Disassembly of Bicycle Solar Tail Light
I changed to riding a bicycle to work recently, and I bought a solar taillight for 5 yuan. The taillight is very small and simple, so I took it apart and analyzed it.The complete taillight is as follo...
dcexpert Making friends through disassembly
Answer questions to win gifts | e-Network, help you create an infinite future
element11.com is a company dedicated to providing high-quality electronic components and application development services to millions of engineers. It can provide more than 950,000 components from mor...
EEWORLD社区 Integrated technical exchanges

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号