EEWORLDEEWORLDEEWORLD

Part Number

Search

GS832236E-225

Description
Cache SRAM, 1MX36, 7ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FBGA-165
Categorystorage    storage   
File Size3MB,46 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS832236E-225 Overview

Cache SRAM, 1MX36, 7ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FBGA-165

GS832236E-225 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA, BGA165,11X15,40
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time7 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
Maximum clock frequency (fCLK)225 MHz
I/O typeCOMMON
JESD-30 codeR-PBGA-B165
length17 mm
memory density37748736 bit
Memory IC TypeCACHE SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX36
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply2.5/3.3 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.06 A
Minimum standby current2.38 V
Maximum slew rate0.275 mA
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
GS832218(B/E)/GS832236(B/E)/GS832272(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
2M x 18, 1M x 36, 512K x 72
36Mb S/DCD Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Functional Description
me
nd
ed
for
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
Ne
w
Applications
The GS832218/36/72 is a
37,748,736
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Re
co
m
Parameter Synopsis
-250
-225 -200 -166 -150 -133 Unit
2.7
3.0
4.4
265
320
410
7.0
7.0
195
225
295
3.0
3.0
5.0
245
295
370
7.5
7.5
185
210
265
3.5
3.5
6.0
220
260
320
8.0
8.0
175
200
255
3.8
3.8
6.7
210
240
300
8.5
8.5
165
190
240
4.0
4.0
7.5
185
215
265
8.5
8.5
155
175
230
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
2.5
3.0
4.0
285
350
440
6.5
6.5
205
235
315
Pipeline
3-1-1-1
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
No
t
Flow
Through
2-1-1-1
Rev: 1.07a 12/2007
1/46
De
sig
n—
Di
sco
nt
inu
ed
Pr
od
u
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V +10%/–10% core power supply
• 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
• RoHS-compliant packages available
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS832218/36/72 is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ct
© 2001, GSI Technology
【Development Kit for nRF52840】+ Review 5-thread trial
[i=s] This post was last edited by damiaa on 2018-12-27 16:02 [/i] [Development Kit for nRF52840] + Evaluation of five threads To play with thread, you need more than two boards (ZIGBEE needs more). I...
damiaa MCU
How to determine whether the EN enable pin of the chip needs a series resistor?
How to determine whether to connect a resistor in series to the EN enable pin of the chip? Will the series resistor divide the voltage and cause the EN pin voltage to be too low, resulting in failure ...
小太阳yy Switching Power Supply Study Group
Looking for a constant current chip
The constant current driver chip on the LED lamp is broken. The size of the chip is about 5mm*2mm. The mobile phone cannot take a picture of it. There are only five digits printed on it, 42061 (or 420...
allenhu PCB Design
[National Technology N32G457 Review] RT_Thread Studio transplants USB virtual serial port
Using the built-in USB function of N32G45, connect the computer USB, virtualize a USB serial port, and realize data communication between the computer and the development board. The official MDK provi...
lugl4313820 Domestic Chip Exchange
Xunwei 4418 development board Linux system TFTP transfer file
TFTP (Trivial File Transfer Protocol) is a protocol based on UDP protocol for simple file transfer between client and server. It is suitable for low-cost and uncomplicated applications. TFTP protocol ...
遥寄山川 ARM Technology
Thermal Design of Semiconductor Components: Heat Transfer and Heat Dissipation Paths
Heat is transferred through objects and space. Transfer is the movement of heat from a source to another location.Three forms of heat transferThere are three main forms of heat transfer: conduction, c...
btty038 RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号