EEWORLDEEWORLDEEWORLD

Part Number

Search

SDC-14615-362Y

Description
Synchro or Resolver to Digital Converter, Hybrid, DDIP-36
CategoryAnalog mixed-signal IC    converter   
File Size358KB,6 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

SDC-14615-362Y Overview

Synchro or Resolver to Digital Converter, Hybrid, DDIP-36

SDC-14615-362Y Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerData Device Corporation
Parts packaging codeDIP
package instructionDDIP-36
Contacts36
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresTHREE CHANNEL
Maximum analog input voltage11.8 V
Maximum angular accuracy4 arc min
Converter typeSYNCHRO OR RESOLVER TO DIGITAL CONVERTER
JESD-30 codeR-XDIP-P36
JESD-609 codee0
length48.133 mm
Maximum negative supply voltage-5.5 V
Minimum negative supply voltage-4.5 V
Nominal negative supply voltage-5 V
Number of digits16
Number of functions1
Number of terminals36
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialUNSPECIFIED
encapsulated codeQIP
Encapsulate equivalent codeDIP36,.6
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply+-5 V
Certification statusNot Qualified
Maximum seat height5.69 mm
Signal/output frequency5000 Hz
Maximum slew rate51 mA
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountNO
technologyHYBRID
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Maximum tracking rate2 rps
width15.24 mm
SDC-14610/15 SERIES
THREE CHANNEL 14- AND 16-BIT
TRACKING S/D CONVERTERS
FEATURES
DESCRIPTION
The SDC-14610/15 Series are small low
cost triple synchro- or resolver-to-digital
converters. The SDC-14610 Series is
fixed at 14 bits, the SDC-14615 at 16
bits. The three channels are indepen-
dent tracking types but share digital out-
put pins and a common reference.
The velocity output (VEL) from the
SDC-14610/15 Series, which can be
used to replace a tachometer, is a 4 V
signal referenced to ground with a lin-
earity of 1% of output voltage.
A BIT output is optional and is a logic
line that indicates LOS (Loss Of
Signal) or excessive converter error.
Due to pin limitations this option will
exclude the velocity output.
SDC-14610/15 Series conver t-
ers are available with operating
temperature ranges of 0°C to
+70°C and -55°C to +125°C, and
MIL-PRF-38534 processing is
available.
Fixed 14- or 16-Bit Resolution
Small Size 36-Pin DDIP Package
Three Independent Converters
Low Cost
Velocity Output Eliminates
Tachometer
APPLICATIONS
With its low cost, small size, high
accuracy, and versatile perfor-
mance, the SDC-14610/15 Series
converters are ideal for use in mod-
ern high-performance military and
industrial position control systems.
Typical applications include radar
antenna positioning, navigation and
fire control systems, motor control,
and robotics.
Optional BIT Output
High Reliability Single Chip
Monolithic
-55°C to +125°C Operating
Temperature Range
MIL-PRF-38534 Processing
Available
OPTIONAL
+REF
-REF
R
BIT
REFERENCE CONDITIONER
LOS
BIT
DETECTOR
ERROR
C
I
S1
S2
S3
S4
INPUT OPTION
CONTROL
TRANSFORMER
R
I
GAIN
DEMODULATOR
VEL
HYSTERESIS
INTEGRATOR
14/16-BIT
UP/DOWN
COUNTER
VCO & TIMING
DATA LATCH
8
EM DATA
EL
INH (Common)
FIGURE 1. SDC-14610/15 BLOCK DIAGRAM (ONE CHANNEL)
©
1991 ILC Data Device Corporation
I would like to ask which manufacturers produce unipolar TMR tunneling effect switches. I only found MDT, and Magne does not have unipolar ones.
I would like to ask which manufacturers produce single-pole TMR switches. I only found MDT, and Magne does not have single-pole ones....
一沙一世 Sensor
Altium16.1 manufacturing output IPC-2581 and odb++ formats are not working
Altium16.1 manufacturing output IPC-2581 and odb++ formats are not possible.Both formats prompt this error, how to solve it?...
xy598646744 PCB Design
Three Key Points to Successfully Solving FPGA Design Timing Problems
Three Key Points to Successfully Solving FPGA Design Timing Problems...
zxopenljx EE_FPGA Learning Park
[CY8CKIT-149 PSoC 4100S Review] + Software Installation and Program Download
[i=s]This post was last edited by DDZZ669 on 2018-11-21 18:19[/i] [md]## Software Installation According to the [CY8CKIT-149 User Manual]([url=https://en.eeworld.com/bbs/forum.php?mod=attachment&aid=M...
DDZZ669 MCU
[Project source code] Modify waveform display color based on FPGA Modelsim
This article and design code were written by FPGA enthusiast Xiao Meige. Without the author's permission, this article is only allowed to be copied and reproduced on online forums, and the original au...
小梅哥 Altera SoC
Custom IP core
In libero soc 11.8, when I customize IP cores, i.e. blocks, I encounter confusions: 1. After encapsulating a module without parameters into a block, I can instantiate, synthesize, and simulate normall...
teleagle FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号