EEWORLDEEWORLDEEWORLD

Part Number

Search

XC6204B25BDR

Description
3.3 V FIXED POSITIVE LDO REGULATOR, 0.33 V DROPOUT, PDSO5
Categorysemiconductor    Power management   
File Size1MB,28 Pages
ManufacturerTOREX
Websitehttp://www.torex.co.jp/chinese/
Download Datasheet Parametric View All

XC6204B25BDR Overview

3.3 V FIXED POSITIVE LDO REGULATOR, 0.33 V DROPOUT, PDSO5

XC6204B25BDR Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals5
Maximum output current0.1500 A
Maximum output voltage3.37 V
Minimum output voltage3.23 V
Maximum input voltage10 V
Minimum input voltage2 V
Processing package descriptionROHS COMPLIANT, SOT-25, 5 PIN
stateCONSULT MFR
CraftsmanshipCMOS
packaging shapeRectangle
Package SizeSMALL OUTLINE, 低 PROFILE, SHRINK PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.9500 mm
Terminal locationpair
Packaging MaterialsPlastic/Epoxy
Maximum voltage difference0.3300 V
Adjustment typeFixed Positive Voltage Low Dropout Linear Regulator Regulator
Rated output voltage3.3 V
03S_04XC6204 02.9.12 2:57 PM ページ 257
Series
(Can be used with low ESR Capacitor Compatible. ON-OFF Switch) High Speed LDO Regulators
NCMOS
Low Power Consumption
NDropout
Voltage
: 60mV @ 30mA,
200mV @ 100mA
NMaximum
Output Current
NHighly
Accurate
: 150mA
: ± 2%
■Applications
GMobile
phones
GCordless
phones
GCameras,
video recorders
GPortable
games
GPortable
AV equipment
GReference
voltage
GBattery
powered equipment
3
NOutput
Voltage Range : 1.8V ~ 6.0V
NLow
ESR capacitor compatible
■General Description
The XC6204 series are highly precise, low noise, positive voltage LDO
regulators manufactured using CMOS processes. The series achieves
high ripple rejection and low dropout and consists of a standard voltage
source, an error correction, current limiter and a phase compensation
circuit plus a driver transistor.
Output voltage is selectable in 50mV increments within a range of 1.8V ~
6.0V.
The series is also compatible with low ESR ceramic capacitors which
give added output stability. This stability can be maintained even during
load fluctuations due to the excellent transient response of the series.
The current limiter's foldback circuit also operates as a short protect for
the output current limiter and the output pin.
The CE function enables the output to be turned off, resulting in greatly
reduced power consumption.
■Features
Maximum Output Current
:
Dropout Voltage
:
Maximum Operating Voltage
:
Output Voltage Range
:
Highly Accurate
:
Low Power Consumption
:
Standby Current
High Ripple Rejection
Low Output Noise
150mA
200mV (I
OUT
= 100mA)
10V
1.8V ~ 6.0V in 50mV increments
± 2%
TYP 70µA
: less than 0.1µA
: 70dB (10 kHz)
: 30µVrms
Operational Temperature Range
: -40°C ~ +85°C
Low ESR Capacitor Compatible
: Ceramic capacitor
■Typical Application Circuit
V
IN
V
OUT
CE
V
SS
C
IN
0.1µF
C
L
1µF
■Typical Performance
Characteristic
XC6204x302
90
80
70
60
50
40
30
20
10
0
0.1
1
10
100
Ripple Frequency:f (kHz)
1000
V
IN
=4.0V
DC
+0.5Vp-p
AC
I
OUT
=50mA, C
L
=1.0µF(ceramic)
Ripple Rejection Rate:RR (dB)
257
Why Python hasn't taken off on mobile devices or in the browser
[i=s]This post was last edited by dcexpert on 2021-6-10 22:16[/i]Translated from: https://www.zdnet.com/article/python-programming-why-it-hasnt-taken-off-in-the-browser-or-mobile-according-to-its-crea...
dcexpert MicroPython Open Source section
[Raspberry Pi Pico Review] Thonny software builds compilation environment + LED flashing
[i=s]This post was last edited by 1nnocent on 2021-3-26 18:57[/i]I wanted to try programming in C first, but after browsing the official website for a long time, I didn't get much. I happened to find ...
1nnocent DIY/Open Source Hardware
A fully digital phase-locked loop design under large frequency deviation and low signal-to-noise ratio conditions
A fully digital phase-locked loop design under large frequency deviation and low signal-to-noise ratio conditions...
雷北城 Altera SoC
EEWORLD University Hall ---- Learn HLS with me
Learn HLS with me : https://training.eeworld.com.cn/course/4854This series of teaching videos is led by Xilinx senior strategic application engineers to guide you from scratch, step by step to master ...
抛砖引玉 FPGA/CPLD
Why can't SPI0i be enabled?
I used the manufacturer's SPI example to test, but the program could not run. After checking line by line, I found that the program paused when it reached SPI0_enable. I could run past this line in th...
hujj GD32 MCU
[Bluesight AB32VG1 RISC-V board "meets" RTT] Run it first
I received the board yesterday. It is quite small and compact. The components are hand-soldered, the soldering is very good, and the board is very clean. The board has audio jack, SD card holder, etc....
qiangtech Domestic Chip Exchange

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号