INTEGRATED CIRCUITS
DATA SHEET
For a complete data sheet, please also download:
•
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
•
The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
•
The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
74HC/HCT221
Dual non-retriggerable monostable
multivibrator with reset
Product specification
Supersedes data of April 1988
File under Integrated Circuits, IC06
December 1990
Philips Semiconductors
Product specification
Dual non-retriggerable monostable
multivibrator with reset
FEATURES
•
Pulse width variance is typically less than
±
5%
•
Pin-out identical to “123”
•
Overriding reset terminates output pulse
•
nB inputs have hysteresis for improved noise immunity
•
Output capability: standard (except for nR
EXT
/C
EXT
)
•
I
CC
category: MSI
GENERAL DESCRIPTION
The 74HC/HCT221 are high-speed Si-gate CMOS devices
and are pin compatible with low power Schottky TTL
(LSTTL). They are specified in compliance with JEDEC
standard no. 7A.
The 74HC/HCT221 are dual non-retriggerable monostable
multivibrators. Each multivibrator features an active
LOW-going edge input (nA) and an active HIGH-going
edge input (nB), either of which can be used as an enable
input.
Pulse triggering occurs at a particular voltage level and is
not directly related to the transition time of the input pulse.
Schmitt-trigger input circuitry for the nB inputs allow
74HC/HCT221
jitter-free triggering from inputs with slow transition rates,
providing the circuit with excellent noise immunity.
Once triggered, the outputs (nQ, nQ) are independent of
further transitions of nA and nB inputs and are a function
of the timing components. The output pulses can be
terminated by the overriding active LOW reset inputs
(nR
D
). Input pulses may be of any duration relative to the
output pulse.
Pulse width stability is achieved through internal
compensation and is virtually independent of V
CC
and
temperature. In most applications pulse stability will only
be limited by the accuracy of the external timing
components.
The output pulse width is defined by the following
relationship:
t
W
= C
EXT
R
EXT
In
2
t
W
= 0.7C
EXT
R
EXT
Pin assignments for the “221” are identical to those of the
“123” so that the “221” can be substituted for those
products in systems not using the retrigger by merely
changing the value of R
EXT
and/or C
EXT
.
QUICK REFERENCE DATA
GND = 0 V; T
amb
= 25
°C;
t
r
= t
f
= 6 ns
TYPICAL
SYMBOL PARAMETER
propagation delay
t
PHL
t
PLH
C
I
C
PD
Notes
1. C
PD
is used to determine the dynamic power dissipation (P
D
in
µW):
P
D
= C
PD
×
V
CC2
×
f
i
+ ∑
(C
L
×
V
CC2
×
f
o
)
+
0.33
×
C
EXT
×
V
CC2
×
f
o
+
D
×
28
×
V
CC
where:
f
i
= input frequency in MHz; f
o
= output frequency in MHz
∑
(C
L
×
V
CC2
×
f
o
) = sum of outputs
C
EXT
= timing capacitance in pF; C
L
= output load capacitance in pF
V
CC
= supply voltage in V; D = duty factor in %
2. For HC the condition is V
I
= GND to V
CC
For HCT the condition is V
I
= GND to V
CC
−
1.5 V
nA, nB, nR
D
to nQ, nQ
nA, nB, nR
D
to nQ, nQ
input capacitance
power dissipation capacitance per package notes 1 and 2
CONDITIONS
HC
C
L
= 15 pF; V
CC
= 5 V;
R
EXT
= 5 kΩ; C
EXT
= 0 pF
29
35
3.5
90
HCT
32
36
3.5
96
ns
ns
pF
pF
UNIT
December 1990
2
Philips Semiconductors
Product specification
Dual non-retriggerable monostable
multivibrator with reset
ORDERING INFORMATION
See
“74HC/HCT/HCU/HCMOS Logic Package Information”.
PIN DESCRIPTION
PIN NO.
1, 9
2, 10
3, 11
4, 12
7
8
13, 5
14, 6
15
16
SYMBOL
1A, 2A
1B, 2B
1R
D
, 2R
D
1Q, 2Q
2R
EXT
/C
EXT
GND
1Q, 2Q
1C
EXT
, 2C
EXT
1R
EXT
/C
EXT
V
CC
NAME AND FUNCTION
trigger inputs (negative-edge triggered)
trigger inputs (positive-edge triggered)
direct reset inputs (active LOW)
outputs (active LOW)
external resistor/capacitor connection
ground (0 V)
outputs (active HIGH)
external capacitor connection
external resistor/capacitor connection
positive supply voltage
74HC/HCT221
Fig.1 Pin configuration.
Fig.2 Logic symbol.
Fig.3 IEC logic symbol.
December 1990
3
Philips Semiconductors
Product specification
Dual non-retriggerable monostable
multivibrator with reset
FUNCTION TABLE
INPUTS
nR
D
L
X
X
H
H
↑
Notes
nA
X
H
X
L
↓
L
nB
X
X
L
↑
H
H
74HC/HCT221
OUTPUTS
nQ
L
L
(2)
L
(2)
nQ
H
H
(2)
H
(2)
(3)
(3)
1. H = HIGH voltage level
L = LOW voltage level
X = don’t care
↑
= LOW-to-HIGH level
↓
= HIGH-to-LOW level
= one HIGH-level output pulse
= one LOW-level output pulse
2. If the monostable was triggered before this condition
was established the pulse will continue as
programmed.
3. For this combination the reset input must be LOW and
the following sequence must be used:
pin 1 (or 9) must be set HIGH or pin 2 (or 10) set LOW;
then pin 1 (or 9) must be LOW and pin 2 (or 10) set
HIGH. Now the reset input goes from LOW-to-HIGH
and the device will be triggered.
Fig.4 Functional diagram.
December 1990
4