EEWORLDEEWORLDEEWORLD

Part Number

Search

ICS9248YF-24LF

Description
PLL Based Clock Driver, 22 True Output(s), 0 Inverted Output(s), PDSO56, 0.300 INCH, SSOP-56
Categorylogic    logic   
File Size83KB,9 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

ICS9248YF-24LF Overview

PLL Based Clock Driver, 22 True Output(s), 0 Inverted Output(s), PDSO56, 0.300 INCH, SSOP-56

ICS9248YF-24LF Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeSSOP
package instructionSSOP,
Contacts56
Reach Compliance Codecompliant
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G56
JESD-609 codee3
length18.415 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
Number of functions1
Number of inverted outputs
Number of terminals56
Actual output times22
Maximum operating temperature70 °C
Minimum operating temperature
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.5 ns
Maximum seat height2.794 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width7.5 mm
Base Number Matches1
Integrated
Circuit
Systems, Inc.
ICS9250-24
Integrated Buffers for PIII™
Recommended Application:
General purpose peripheral clk gen, also for IA64.
Output Features:
12 - PCI clocks @ 3V
2 - 48MHz clocks
6 - 3V66 66MHz reference output
2 - 14.318 reference output
Features:
Effective power management scheme through PD#
14.318MHz reference input
66MHz reference input
Key Specifications:
48MHz Output Jitter: <350ps
3V66 to PCI Skew: 1.5 to 3.5ns
PCI to PCI Skew: <500ps
3V66 to 3V66 Skew: <250ps
GND
14.318_IN
VDD
66_IN
GND
PCICLK0
PCICLK1
VDD
GND
PCICLK2
PCICLK3
VDD
GND
PCICLK4
PCICLK5
VDD
PCICLK6
PCICLK7
GND
VDD
PCICLK8
PCICLK9
GND
PCICLK10
PCICLK11
VDD
FS0
FS1
Pin Configuration
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
VDD
REF-1
REF-0
GND
VDD
3V66-5
3V66-4
GND
GND
3V66-3
3V66-2
VDD
VDD
3V66-1
3V66-0
GND
VDD
GND
AVDD
48MHz-1
48MHz-0
AGND
FS2
PD#
VDD
GND
SCLK
SDATA
56-Pin 300mil SSOP & TSSOP
Block Diagram
14.318_IN
PLL
2
Functionality
FS0
REF (1:0)
FS1
0
0
1
1
0
0
1
1
FS2
0
1
0
1
0
1
0
1
Description
All outputs on
PCI (7:0) off
PCI (5:0) off
All PCI off
Tristate
3V66-5 off
REF (1:0) off
48MHz-1 off
ICS9250-24
Details
All outputs on
Pins 18, 17, 15, 14, 11,
10, 7, 6 held LOW
Pins 15, 14, 11, 10, 7, 6
held LOW
All PCI outputs held LOW
All outputs high
impedance
Pin 51 held LOW
Pins 55, 54 held LOW
Pin 37 held LOW
0
0
2
48MHz (1:0)
0
Control
SDATA
SCLK
FS (2:0)
PD#
Logic
Config.
Reg.
0
1
1
1
3V66 (5:0)
PCICLK (11:0)
66_IN
/2
Delay
6
12
1
Power Groups
AGND = Analog ground
AVDD = Analog power
0390C—11/06/02

ICS9248YF-24LF Related Products

ICS9248YF-24LF ICS9250YG-24LF ICS9250YG-24 ICS9248YF-24
Description PLL Based Clock Driver, 22 True Output(s), 0 Inverted Output(s), PDSO56, 0.300 INCH, SSOP-56 PLL Based Clock Driver, 22 True Output(s), 0 Inverted Output(s), PDSO56, 0.240 INCH, TSSOP-56 PLL Based Clock Driver, 22 True Output(s), 0 Inverted Output(s), PDSO56, 0.240 INCH, TSSOP-56 PLL Based Clock Driver, 22 True Output(s), 0 Inverted Output(s), PDSO56, 0.300 INCH, SSOP-56
Is it lead-free? Lead free Lead free Contains lead Contains lead
Is it Rohs certified? conform to conform to incompatible incompatible
Parts packaging code SSOP TSSOP TSSOP SSOP
package instruction SSOP, TSSOP, TSSOP, SSOP,
Contacts 56 56 56 56
Reach Compliance Code compliant compliant compliant compliant
Input adjustment STANDARD STANDARD STANDARD STANDARD
JESD-30 code R-PDSO-G56 R-PDSO-G56 R-PDSO-G56 R-PDSO-G56
JESD-609 code e3 e3 e0 e0
length 18.415 mm 14 mm 14 mm 18.415 mm
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
Number of functions 1 1 1 1
Number of terminals 56 56 56 56
Actual output times 22 22 22 22
Maximum operating temperature 70 °C 70 °C 70 °C 70 °C
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SSOP TSSOP TSSOP SSOP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 260 260 240 225
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.5 ns 0.5 ns 0.5 ns 0.5 ns
Maximum seat height 2.794 mm 1.2 mm 1.2 mm 2.794 mm
Maximum supply voltage (Vsup) 3.465 V 3.465 V 3.465 V 3.465 V
Minimum supply voltage (Vsup) 3.135 V 3.135 V 3.135 V 3.135 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface Matte Tin (Sn) Matte Tin (Sn) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.635 mm 0.5 mm 0.5 mm 0.635 mm
Terminal location DUAL DUAL DUAL DUAL
Maximum time at peak reflow temperature 30 30 20 30
width 7.5 mm 6.1 mm 6.1 mm 7.5 mm
Base Number Matches 1 1 1 1
Renesas CPK-RA6M4 Development Board Review ---- CAN
[i=s]This post was last edited by chen@peng on 2022-5-21 10:44[/i]The main content of this evaluation is the CAN communication of RAM4You can learn the basic knowledge of CAN communication by yourself...
chen@peng Renesas Electronics MCUs
There is a sound when the flyback power supply is turned off. Is it a problem with the circuit or the transformer? How to fix it?
[i=s]This post was last edited by Baboerben on 2021-12-31 14:20[/i]The flyback power supply has a 40W/220V output. When it is turned off, there is a sound. Is it a transformer problem or a circuit pro...
灞波儿奔 Power technology
FAQ_How to quickly confirm the power consumption in different modes of S2-LP
Author: ST Engineer Click to download the pdf document:question When the customer's S2-LP design is completed, it is generally necessary to evaluate the actual power consumption of the S2-LP in variou...
nmg ST - Low Power RF
Last week: 100 sets of Pingtouge RISC-V development kits are waiting for you, share and win a 100 yuan red envelope
Last week, last week, hurry up if you want to sign up 100 sets of Pingtouge low-power RISC-V ecological development board - RVB2601 , worth 390 yuan , are coming. Submit your ideas now and you will ha...
nmg XuanTie RISC-V Activity Zone
Showing goods + one board to share love, count how many points you have
Why put 5, because I disassembled the watch head, reversed it and made the driver myself, and turned it into an electronic clock. Although I have forgotten it now. There is also a super mini size 10, ...
wo4fisher Special Edition for Assessment Centres
[BearPi-HM Nano, play with Hongmeng "Touch and Go"] -4-HarmonyOS part of the routine learning record
[i=s]This post was last edited by sun63312 on 2021-6-30 22:58[/i]HarmonyOS Part of the routine learning recordThe example videos and PPTs are very detailed, I just record the parts that I am confused ...
sun63312 ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号