EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDP2B42M18-400M3L

Description
QDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.20 MM HEIGHT, LEAD FREE, TFBGA-165
Categorystorage    storage   
File Size570KB,33 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance  
Download Datasheet Parametric View All

IS61QDP2B42M18-400M3L Overview

QDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.20 MM HEIGHT, LEAD FREE, TFBGA-165

IS61QDP2B42M18-400M3L Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeBGA
package instructionTBGA, BGA165,11X15,40
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
Maximum clock frequency (fCLK)400 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
JESD-609 codee1
length15 mm
memory density37748736 bit
Memory IC TypeQDR SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
power supply1.5/1.8,1.8 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum standby current0.36 A
Minimum standby current1.7 V
Maximum slew rate1.15 mA
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width13 mm
Base Number Matches1
IS61QDP2B42M18A
IS61QDP2B41M36A
2Mx18, 1Mx36
36Mb QUAD-P (Burst 4) SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip delay-locked loop (DLL) for wide data valid
window.
Separate read and write ports with concurrent read
and write operations.
Synchronous pipeline read with late write operation.
Double data rate (DDR) interface for read and write
input ports.
2.0 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output levels.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT(On-Die Termination) feature is supported
optionally on Input clocks, Data input, and Control
signals.
ADVANCED INFORMATION
SEPTEMBER 2010
DESCRIPTION
The 36Mb IS61QDP2B41M36 and IS61QDP2B42M18 are
synchronous, high-performance CMOS static random access
memory (SRAM) devices. These SRAMs have separate I/Os,
eliminating the need for high-speed bus turnaround. The
rising edge of K clock initiates the read/write operation, and
all internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these QUAD-P (Burst of 4) SRAMs. Read
and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K clock (starting 2.0 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the third and fourth rising
edges of the K# clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
5/12/2010
1
The pain of vias, isn’t it just a window opened in the via, how can it cause a short circuit?
Mr. Gaosu's original article | Wang HuidongThe senior brother often said that in the board factory, drilling is the soul of the circuit board, and the via is the soul of the soul. There are many stori...
yvonneGan PCB Design
About TAS5805M Stereo Class-D Amplifier
The TAS5805M stereo Class-D amplifier is a high-efficiency, stereo, closed-loop Class-D amplifier that provides a cost-effective digital input solution with low power consumption and sound enhancement...
qwqwqw2088 Analogue and Mixed Signal
【GD32L233C-START Review】9. CRC Check
[i=s]This post was last edited by hehung on 2022-2-11 19:33[/i]For previous posts, please refer to: 【GD32L233C-START Review】1. Unboxing [GD32L233C-START Review] 2. Create a new project step by step [G...
hehung GD32 MCU
Why is millimeter wave so important to 5G networks? How do 5G networks use millimeter wave?
[p=24, null, left][color=rgb(51, 51, 51)][font=arial]The first 5G specifications were ratified late last year, and 5GNR will bring super-fast mobile internet by taking advantage of new spectrum. We ex...
alan000345 RF/Wirelessly
Problems with IC amplifiers
Just as we often introduce some interference when we find the right configuration for system power consumption, grounding and signal return, we are often fooled by some obvious problems when understan...
fish001 Analogue and Mixed Signal
[Flower carving DIY] Interesting and fun music visualization series of small projects (04) --- WS2812 strip light
[i=s]This post was last edited by eagler8 on 2021-10-8 19:08[/i]I suddenly had the urge to do a series of topics on sound visualization. This topic is a bit difficult and covers a wide range of areas....
eagler8 DIY/Open Source Hardware

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号