without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
5/12/2010
1
IS61QDP2B42M18A
IS61QDP2B41M36A
Package ballout and description
x36 FBGA Ball
ballout
(Top View)
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
1
CQ#
Q27
D27
D28
Q29
Q30
D30
Doff#
D31
Q32
Q33
D33
D34
Q35
TDO
2
NC/SA
1
Q18
Q28
D20
D29
Q21
D22
V
REF
Q31
D32
Q24
Q34
D26
D35
TCK
3
NC/SA
1
D18
D19
Q19
Q20
D21
Q22
V
DDQ
D23
Q23
D24
D25
Q25
Q26
SA
4
W#
SA
V
SS
V
SS
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
SS
V
SS
SA
SA
5
BW
2
#
BW
3
#
SA
V
SS
V
SS
V
DD
V
DD
V
DD
V
DD
V
DD
V
SS
V
SS
SA
SA
SA
6
K#
K
NC
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
SA
QVLD
ODT
7
BW
1
#
BW
0
#
SA
V
SS
V
SS
V
DD
V
DD
V
DD
V
DD
V
DD
V
SS
V
SS
SA
SA
SA
8
R#
SA
V
SS
V
SS
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
SS
V
SS
SA
SA
9
SA
D17
D16
Q16
Q15
D14
Q13
V
DDQ
D12
Q12
D11
D10
Q10
Q9
SA
10
NC/SA
1
Q17
Q7
D15
D6
Q14
D13
V
REF
Q4
D3
Q11
Q1
D9
D0
TMS
11
CQ
Q8
D8
D7
Q6
Q5
D5
ZQ
D4
Q3
Q2
D2
D1
Q0
TDI
Notes:
1.
The following balls are reserved for higher densities: 3A for 72Mb, 10A for 144Mb, and 2A for 288Mb.
x18 FBGA Ball
ballout
(Top View)
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
1
CQ#
NC
NC
NC
NC
NC
NC
Doff#
NC
NC
NC
NC
NC
NC
TDO
2
NC/SA
1
Q9
NC
D11
NC
Q12
D13
V
REF
NC
NC
Q15
NC
D17
NC
TCK
3
SA
D9
D10
Q10
Q11
D12
Q13
V
DDQ
D14
Q14
D15
D16
Q16
Q17
SA
4
W#
SA
V
SS
V
SS
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
SS
V
SS
SA
SA
5
BW
1
#
NC
SA
V
SS
V
SS
V
DD
V
DD
V
DD
V
DD
V
DD
V
SS
V
SS
SA
SA
SA
6
K#
K
NC
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
SA
QVLD
ODT
7
NC/SA
1
BW
0
#
SA
V
SS
V
SS
V
DD
V
DD
V
DD
V
DD
V
DD
V
SS
V
SS
SA
SA
SA
8
R#
SA
V
SS
V
SS
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
DDQ
V
SS
V
SS
SA
SA
9
SA
NC
NC
NC
NC
NC
NC
V
DDQ
NC
NC
NC
NC
NC
NC
SA
10
NC/SA
1
NC
Q7
NC
D6
NC
NC
V
REF
Q4
D3
NC
Q1
NC
D0
TMS
11
CQ
Q8
D8
D7
Q6
Q5
D5
ZQ
D4
Q3
Q2
D2
D1
Q0
TDI
Notes:
1.
The following balls are reserved for higher densities: 10A for 72Mb, 2A for 144Mb, and 7A for 288Mb.
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
5/12/2010
2
IS61QDP2B42M18A
IS61QDP2B41M36A
Ball Description
Symbol
K, K#
Type
Input
Description
Input clock: This input clock pair registers address and control inputs on the rising edge of K, and
registers data on the rising edge of K and the rising edge of K#. K# is ideally 180 degrees out of
phase with K. All synchronous inputs must meet setup and hold times around the clock rising edges.
These balls cannot remain VREF level.
Synchronous echo clock outputs: The edges of these outputs are tightly matched to the synchronous
data outputs and can be used as a data valid indication. These signals run freely and do not stop
when Q tri-states.
DLL disable and reset input : when low, this input causes the DLL to be bypassed and reset the
previous DLL information. When high, DLL will start operating and lock the frequency after tCK lock
time. The device behaves in 1.0 read latency mode when the DLL is turned off. In this mode, the
device can be operated at a frequency of up to 167 MHz.
Valid output indicator: The Q Valid indicates valid output data. QVLD is edge aligned with CQ and
CQ#.
Synchronous address inputs: These inputs are registered and must meet the setup and hold times
around the rising edge of K. These inputs are ignored when device is deselected.
Synchronous data inputs: Input data must meet setup and hold times around the rising edges of K
and K# during WRITE operations. See BALL CONFIGURATION figures for ball site location of
individual signals.
The x18 device uses D0~D17. D18~D35 should be treated as NC pin.
The x36 device uses D0~D35.
Synchronous data outputs: Output data is synchronized to the respective C and C#, or to the
respective K and K# if C and /C are tied to high. This bus operates in response to R# commands.
See BALL CONFIGURATION figures for ball site location of individual signals.
The x18 device uses Q0~Q17. Q18~Q35 should be treated as NC pin.
The x36 device uses Q0~Q35.
Synchronous write: When low, this input causes the address inputs to be registered and a WRITE
cycle to be initiated. This input must meet setup and hold times around the rising edge of K.
Synchronous read: When low, this input causes the address inputs to be registered and a READ
cycle to be initiated. This input must meet setup and hold times around the rising edge of K.
Synchronous byte writes: When low, these inputs cause their respective byte to be registered and
written during WRITE cycles. These signals are sampled on the same edge as the corresponding
data and must meet setup and hold times around the rising edges of K and #K for each of the two
rising edges comprising the WRITE cycle. See Write Truth Table for signal to data relationship.
HSTL input reference voltage: Nominally VDDQ/2, but may be adjusted to improve system noise
margin. Provides a reference voltage for the HSTL input buffers.
Power supply: 1.8 V nominal. See DC Characteristics and Operating Conditions for range.
Power supply: Isolated output buffer supply. Nominally 1.5 V. See DC Characteristics and Operating
Conditions for range.
Ground
Output impedance matching input: This input is used to tune the device outputs to the system data
bus impedance. Q and CQ output impedance are set to 0.2xRQ, where RQ is a resistor from this ball
to ground. This ball can be connected directly to VDDQ, which enables the minimum impedance
mode. This ball cannot be connected directly to VSS or left unconnected.
In ODT (On Die Termination) enable devices, the ODT termination values tracks the value of RQ.
The ODT range is selected by ODT control input.
IEEE1149.1 test inputs: 1.8 V I/O levels. These balls may be left not connected if the JTAG function
is not used in the circuit.
IEEE1149.1 clock input: 1.8 V I/O levels. This ball must be tied to VSS if the JTAG function is not
used in the circuit.
No connect: These signals should be left floating or connected to ground to improve package heat
dissipation.
ODT control; Refer to SRAM features for the details.
CQ, CQ#
Output
Doff#
QVLD
SA
Input
Output
Input
D0 - Dn
Input
Q0 - Qn
Output
W#
R#
BW
x
#
V
REF
V
DD
V
DDQ
V
SS
Input
Input
Input
-
supply
supply
supply
ZQ
Input
TMS, TDI, TCK
TDO
NC
ODT
Input
Input
-
Input
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
5/12/2010
3
IS61QDP2B42M18A
IS61QDP2B41M36A
SRAM Features description
Block Diagram
36 (18)
D (Data-In)
Data
Register
72 (36)
72 (36)
72 (36)
36 (18)
36 (18)
Q (Data-out)
QVLD
2
CQ, CQ#
(Echo Clocks)
QVLD
2
CQ, CQ#
(Echo Clocks)
Write
Driver
18 (19)
Address
Register
72 (36)
1M x 36
(2M x 18)
Memory Array
72 (36)
Address
18 (19)
Output
Register
144 (72)
R#
W#
BW
x
#
4 (2)
Control
Logic
K
K#
Clock
Generator
Select Output Control
Doff#
Note: Numerical values in parentheses refer to the x18 device configuration.
Read Operations
The SRAM operates continuously in a burst-of-four mode. Read cycles are started by registering R# in active low state
at the rising edge of the K clock. R# can be activated every other cycle because two full cycles are required to
complete the burst of four in DDR mode. A set of free-running echo clocks, CQ and CQ#, are produced internally with
timings identical to the data-outs. The echo clocks can be used as data capture clocks by the receiver device.
The data corresponding to the first address is clocked 2.0 cycles later by the rising edge of the K clock. The data
corresponding to the second burst is clocked 2.5 cycles later by the following rising edge of the K# clock. The third
data-out is clocked by the subsequent rising edge of the K clock, and the fourth data-out is clocked by the subsequent
rising edge of the K# clock.
A NOP operation (R# is high) does not terminate the previous read.
Write Operations
Write operations can also be initiated at every other rising edge of the K clock whenever W# is low. The write address
is provided simultaneously. Again, the write always occurs in bursts of four.
The write data is provided in a ‘late write’ mode; that is, the data-in corresponding to the first address of the burst, is
presented 1 cycle later or at the rising edge of the following K clock. The data-in corresponding to the second write
burst address follows next, registered by the rising edge of K#. The third data-in is clocked by the subsequent rising
edge of the K clock, and the fourth data-in is clocked by the subsequent rising edge of the K# clock.
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
5/12/2010
4
IS61QDP2B42M18A
IS61QDP2B41M36A
The data-in provided for writing is initially kept in write buffers. The information in these buffers is written into the array
on the third write cycle. A read cycle to the last two write addresses produces data from the write buffers. The SRAM
maintains data coherency.
During a write, the byte writes independently control which byte of any of the four burst addresses is written (see
X18/X36 Write Truth Tables
and
Timing Reference Diagram for Truth Table).
Whenever a write is disabled (W# is high at the rising edge of K), data is not written into the memory.
RQ Programmable Impedance
An external resistor, RQ, must be connected between the ZQ pin on the SRAM and V
SS
to enable the SRAM to adjust
its output driver impedance. The value of RQ must be 5x the value of the intended line impedance driven by the
SRAM. For example, an RQ of 250Ω results in a driver impedance of 50Ω. The allowable range of RQ to guarantee
impedance matching is between 175Ω and 350Ω with V
DDQ
=1.5V. The RQ resistor should be placed less than two
inches away from the ZQ ball on the SRAM module. The capacitance of the loaded ZQ trace must be less than 7.5pF.
The ZQ pin can also be directly connected to V
DDQ
to obtain a minimum impedance setting. ZQ must never be
connected to V
SS
.
Programmable Impedance and Power-Up Requirements
Periodic readjustment of the output driver impedance is necessary as the impedance is greatly affected by drifts in
supply voltage and temperature. At power-up, the driver impedance is in the middle of allowable impedances values.
The final impedance value is achieved within 1024 clock cycles.
Depth Expansion
Separate input and output ports enable easy depth expansion, as each port can be selected and deselected
independently. Read and write operations can occur simultaneously without affecting each other. Also, all pending
read and write transactions are always completed prior to deselecting the corresponding port.
Valid Data Indicator (QVLD)
A data valid pin (QVLD) is available to assist in high-speed data output capture. This output signal is edge-aligned with
the echo clock and is asserted HIGH half a cycle before valid read data is available and asserted LOW half a cycle
before the final valid read data arrives.
Delay Lock Loop (DLL)
Delay Lock Loop (DLL) is a new system to align the output data coincident with clock rising or falling edge to enhance
the output valid timing characteristics. It is locked to the clock frequency and is constantly adjusted to match the clock
frequency. Therefore device can have stable output over the temperature and voltage variation.
DLL has a limitation of locking range and jitter adjustment which are specified as tKHKH and tKCvar respectively in the
AC timing characteristics. In order to turn this feature off, applying logic low to the Doff# pin will bypass this. In the DLL
off mode, the device behaves with 1.0 cycle latency and a longer access time which is known in DDR-I or old QUAD
mode.
The DLL can also be reset without power down by toggling Doff# pin low to high or stopping the input clocks K and K#
for a minimum of 30ns.(K and K# must be stayed either at higher than VIH or lower than VIL level. Remaining Vref is
not permitted.) DLL reset must be issued when power up or when clock frequency changes abruptly. After DLL being
reset, it gets locked after 2048 cycles of stable clock.
Mr. Gaosu's original article | Wang HuidongThe senior brother often said that in the board factory, drilling is the soul of the circuit board, and the via is the soul of the soul. There are many stori...
The TAS5805M stereo Class-D amplifier is a high-efficiency, stereo, closed-loop Class-D amplifier that provides a cost-effective digital input solution with low power consumption and sound enhancement...
[i=s]This post was last edited by hehung on 2022-2-11 19:33[/i]For previous posts, please refer to:
【GD32L233C-START Review】1. Unboxing
[GD32L233C-START Review] 2. Create a new project step by step
[G...
[p=24, null, left][color=rgb(51, 51, 51)][font=arial]The first 5G specifications were ratified late last year, and 5GNR will bring super-fast mobile internet by taking advantage of new spectrum. We ex...
Just as we often introduce some interference when we find the right configuration for system power consumption, grounding and signal return, we are often fooled by some obvious problems when understan...
[i=s]This post was last edited by eagler8 on 2021-10-8 19:08[/i]I suddenly had the urge to do a series of topics on sound visualization. This topic is a bit difficult and covers a wide range of areas....
This year, Xiaomi launched two MIX series models, one is the folding screen MIX FOLD, and the other is MIX 4. Now the new member of the Xiaomi MIX series is on the way, it is a folding screen m...[Details]
Among many maximum power point tracking (MPPT) algorithms, genetic algorithm has the advantage of fast convergence speed, but in practical applications, it has the problem of low accuracy and swing...[Details]
China Energy Storage Network News:
From October 1 to 3, Jiangsu Power Grid implemented valley-filling power demand response, filling the maximum valley load of 1.565 million kilowatts and the...[Details]
The pulse wave originates from the heart beat and propagates from the heart to the peripheral arteries. The comprehensive information it presents, such as shape, intensity, rate and rhythm, largely...[Details]
Data acquisition occupies an irreplaceable position in the information processing system. It is formed based on technologies such as sensors, signal measurement and processing, and microcomputers. It...[Details]
Recently, a video of the Optimus Prime robot holding a Thompson submachine gun to test the bulletproof performance of the Cybertruck went viral. Although it was finally confirmed that the video...[Details]
1 Introduction
There are many electronic control units in electric vehicles, small internal space, and large environmental interference, which puts higher requirements on the control system an...[Details]
The ZC-8 ground resistance meter is made according to the principle of compensation method, with a hand-cranked AC generator as the power source. Its working principle is shown in the figure. In Fig...[Details]
I believe everyone knows about RS485 communication. When learning about RS232, we will compare it with 485 (RS485 will be replaced by 485 below). Without talking about the advantages and disadvantage...[Details]
Wistron's riot-hit iPhone factory in Narasapura, India, is unlikely to open anytime soon, and may not open before the end of the month as state officials expect, according to a report by The Economic...[Details]
1. Modifications before transplantation 1.1 include/configs/jz2440 modification Original definition: It can be seen that CONFIG_CMD_NAND must be defined first to enable NANDFlash. This is d...[Details]
An international research team led by the University of Göttingen in Germany published a paper in the latest issue of Nature magazine stating that they discovered novel quantum effects and explained ...[Details]
Flow formula of target flow meter The selection of target flowmeter must be calculated to convert the actual flow rate into the flow rate of an equivalent amount of standard water, and then selec...[Details]
Chengdu is a region that attaches great importance to the development of the electronic information industry. Last year, when the global economy was affected by the epidemic, the output value of the ...[Details]
In many situations with high current output, in order to improve the reliability of the system, a commonly used method is to use hot backup - multiple power modules are used in parallel. Each power m...[Details]