EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD914F4A-15JIT

Description
256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52
Categorysemiconductor    The embedded processor and controller   
File Size651KB,95 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

PSD914F4A-15JIT Overview

256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52

PSD914F4A-15JIT Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals52
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Number of input and output buses27
Processing package descriptionPlastic, Quad Flat Package-52
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
packaging shapeSQUARE
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingMATTE Tin
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
Microprocessor typeUniversal PIA
Number of ports3
PSD834F2V
Flash PSD, 3.3V Supply, for 8-bit MCUs
2 Mbit + 256 Kbit Dual Flash Memories and 64 Kbit SRAM
PRELIMINARY DATA
FEATURES SUMMARY
s
FLASH IN-SYSTEM PROGRAMMABLE (ISP)
PERIPHERAL FOR 8-BIT MCUs
s
3.3 V±10% SINGLE SUPPLY VOLTAGE
s
2 MBIT OF PRIMARY FLASH MEMORY (8
UNIFORM SECTORS, 32K x 8)
s
256 KBIT SECONDARY FLASH MEMORY (4
UNIFORM SECTORS)
s
64 KBIT OF BATTERY-BACKED SRAM
s
OVER 3,000 GATES OF PLD: DPLD and CPLD
s
27 RECONFIGURABLE I/O PORTS
s
ENHANCED JTAG SERIAL PORT
s
PROGRAMMABLE POWER MANAGEMENT
s
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 1,000 Erase/WRITE Cycles of PLD
Figure 1. Packages
PQFP52 (M)
PLCC52 (J)
November 2003
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Rev. 2.0
1/95
Help, how to calculate the voltage gain of an amplifier circuit?
Why is the gain in the following question not output/input? question: For a circuit in a linear amplifier, when the input voltage is 15mV, the output voltage is 6V, and when the input voltage is 30mV,...
shijizai Analog electronics
Xilinx XPE Power Estimation Software Setup Advisory
Hello, I have just entered the FPGA field. I would like to consult how to use Xilinx's XPE (Xilinx Power Estimator).I don't know how to set the BRAM, DSP, CLKMGR, Clock, etc. in XPE.SOS, I will defini...
卧龙生 EE_FPGA Learning Park
Electronic password lock based on single chip microcomputer
Can anyone help me with this program?...
欣欣已上线 MCU
Anlu SparkRoad FPGA development board interface definition
If the project uses the expansion pins on the development board, such as the I/O in the Arduino or Raspberry Pi interface, then you need to constrain the corresponding pins in the project. One is to e...
littleshrimp FPGA/CPLD
Analysis and Design of TL431 Feedback Loop
TL431 (Figure 1) is one of the most commonly used three-terminal adjustable current reference sources. It has good thermal stability and high cost performance. It is widely used in op amp circuits, co...
alan000345 Analogue and Mixed Signal
Understanding the past, present and future of the Matter Protocol in one article
Those who are engaged in the Zigbee industry should know that this year the Zigbee Alliance has changed its name to the CSA Alliance and launched a new unified protocol, the Matter protocol, which is ...
btty038 RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号